Asynchronous Bibliography Key Words


The following keywords are used in the bibtex database:
    arithmetic          
asynchronous
cell libraries
dsp
low power
low voltage
optimization
power dissipation
superscalar
synthesis

} % @COMMENT{BibTeX database file, for use with LaTeX/BibTeX} } % @COMMENT{ database : asynchronous ftpable } } % @COMMENT{ e-mail : amuletwww@cs.man.ac.uk } } % @COMMENT{ AMULET Group Manchester Uni } @Preamble{"\newcommand{\noopsort}[1]{}"} % @COMMENT{ Predefined journals } } @String{cacm = "Communications of the ACM"} @String{dc = "Distributed Computing"} @String{eatcs = "Bull. EATCS"} @String{el = "Electronics Letters"} @String{fmsd = "Formal Methods in System Design"} @String{ieepte = "IEE Proceedings, Part E, Computers and Digital Techniques"} @String{ieeedt = "IEEE Design \& Test of Computers"} @String{ieeejssc = "IEEE Journal of Solid-State Circuits"} @String{ieeetc = "IEEE Transactions on Computers"} @String{ieeetcad = "IEEE Transactions on Computer-Aided Design"} @String{ieeetec = "IEEE Transactions on Electronic Computers"} @String{ieeetsp = "IEEE Transactions on Signal Processing"} @String{ieeevlsi = "IEEE Transactions on VLSI Systems"} @String{integration = "Integration, the VLSI journal"} @String{ipl = "Information Processing Letters"} @String{jacm = "Journal of the ACM"} @String{jcss = "Journal of Computer and System Sciences"} @String{tcs = "Theoretical Computer Science"} @String{vlsisp = "Journal of VLSI Signal Processing"} @String{Forms = "Formal Methods in System Design"} % @COMMENT{ Predefined publishers } } @String{ap = "Academic Press"} @String{aw = "Addison-Wesley"} @String{csp = "Computer Science Press"} @String{cwi = "CWI"} @String{esp = "Elsevier Science Publishers"} @String{icsp = "IEEE Computer Society Press"} @String{kap = "Kluwer Academic Publishers"} @String{mit = "MIT Press"} @String{ph = "Prentice-Hall"} @String{springer = "Springer-Verlag"} % @COMMENT{ Predefined series } } @String{csn = "Computing Science Notes"} @String{eut = "Dept. of Math. and C.S., Eindhoven Univ. of Technology"} @String{ifip = "IFIP Transactions"} @String{lncs = "Lecture Notes in Computer Science"} @String{mctracts = "Mathematical Centre Tracts"} @String{wic = "Workshops in Computing"} % @COMMENT{ Predefined conference proceedings } } @String{async = "Proc. International Symposium on Advanced Research in Asynchronous Circuits and Systems"} @String{cav = "Proc. International Workshop on Computer Aided Verification"} @String{dac = "Proc. ACM/IEEE Design Automation Conference"} @String{edac = "Proc. European Conference on Design Automation (EDAC)"} @String{edtc = "Proc. European Design and Test Conference (EDAC-ETC-EuroASIC)"} @String{eurodac = "Proc. European Design Automation Conference (EURO-DAC)"} @String{hicss = "Proc. Hawaii International Conf. System Sciences"} @String{iccad = "Proc. International Conf. Computer-Aided Design (ICCAD)"} @String{iccd = "Proc. International Conf. Computer Design (ICCD)"} @String{icpp = "Proc. International Conference on Parallel Processing"} @String{iscas = "Proc. International Symposium on Circuits and Systems"} @String{ishls = "Proc. International Symposium on High-Level Synthesis"} @String{isscc = "International Solid State Circuits Conference"} @String{itc = "Proc. International Test Conference"} @String{iwls = "Proc. International Workshop on Logic Synthesis"} @String{ssat = "Annual Symposium on Switching and Automata Theory"} @String{ta = "(To appear)"} @PhdThesis{akella0a, author = "Venkatesh Akella", title = "An Integrated Framework for High-level Synthesis of Self-timed Circuits", institution = "U.C.Davis", URL = "ftp://ftp.ece.ucdavis.edu/pub/akella/VAThesis.ps.Z", } @TechReport{akella0b, author = "Venkatesh Akella & Ganesh Gopalakrishnan", title = "{SHILPA}: {A} High Level Synthesis System for Self-timed Circuits", institution = "U.C.Davis", URL = "ftp://ftp.ece.ucdavis.edu/pub/akella/shilpa.ps.Z", } @TechReport{akella0c, author = "Venkatesh Akella & Ganesh Gopalakrishnan", title = "Flow Analysis Techniques in High Level Asynchronous Circuit Synthesis", institution = "U.C.Davis", URL = "ftp://ftp.ece.ucdavis.edu/pub/akella/flow-analysis.ps.Z", } @InProceedings{Amon93, author = "Gaetano Borriello {Tod Amon, Henrik Hulgaard, Steven M. Burns}", title = "Algorithm for Exact Bounds on the Time Separation of Events in Concurrent Systems", booktitle = "Proceedings of IEEE International Conference on Computer Design (ICCD)", pages = "166--173", year = "1993", URL = "http://www.cs.washington.edu/research/projects/lis/oetools/www/papers/iccd93.ps", } @InProceedings{Ashkinazy94, author = "A. Ashkinazy and D. A. Edwards and C. Farnsworth and G. Gendel S. S. Sikand", title = "Tools for Validating Asynchronous Circuits", booktitle = "Proceedings of IEEE International Symposium on Advanced Research in Asynchronous Circuits and Systems", pages = "12--21", month = nov, year = "1994", URL = "file://ftp.cs.man.ac.uk/pub/amulet/papers/Async94.ps.Z", } @TechReport{Badia92, author = "Rosa M. Badia and Jordi Cortadella", title = "High-Level Synthesis of Asynchronous Digital Circuits: Scheduling Strategies", URL = "ftp://gaudi.ac.upc.es/pub/reports/DAC/1992/UPC-DAC-92-06.ps.Z", } @InProceedings{Beerel91a, author = "Peter A. Beerel and Teresa H.-Y. Meng", title = "Testability of Asynchronous Self-Timed Control Circuits with Delay Assumptions", key = "testing", booktitle = dac, pages = "446--451", publisher = icsp, month = jun, year = "1991", URL = "file://snooze.stanford.edu/pub/papers/async/BM91.ps", URL = "http://jungfrau.usc.edu/pub/integration.ps", } @Article{Beerel92, author = "P. A. Beerel and T. H.-Y. Meng", title = "Semi-modularity and Testability of Speed-Independent Circuits", key = "testing", pages = "301--322", journal = integration, volume = "13", number = "3", month = sep, year = "1992", URL = "file://snooze.stanford.edu/pub/papers/async/BM92.ps", URL = "http://jungfrau.usc.edu/pub/arvlsi91.ps", } @InProceedings{Beerel92b, author = "P. Beerel and T. H.-Y. Meng", title = "Automatic Gate-Level Synthesis of Speed-Independent Circuits", pages = "581--587", booktitle = iccad, publisher = icsp, month = nov, year = "1992", URL = "file://snooze.stanford.edu/pub/papers/async/BM92a.ps", URL = "http://jungfrau.usc.edu/pub/iccad92.ps", } @InProceedings{Beerel93, author = "Peter A. Beerel and Teresa H.-Y. Meng", title = "Logic Transformations and Observability Don't Cares in Speed-Independent Circuits", booktitle = "Proceedings of TAU 1993", note = "Participant's proceedings", month = sep, year = "1993", URL = "file://snooze.stanford.edu/pub/papers/async/BM93.ps", } @InProceedings{Beerel93a, author = "Peter A. Beerel and Teresa H.-Y. Meng and Jerry Burch", title = "Efficient Verification of Determinate Speed-Independent Circuits", booktitle = iccad, pages = "261--267", publisher = icsp, month = nov, year = "1993", URL = "file://snooze.stanford.edu/pub/papers/async/BBM93.ps", URL = "http://jungfrau.usc.edu/pub/iccad93.ps", } @PhdThesis{Beerel94a, author = "Peter A. Beerel", title = "{CAD} Tools for the Synthesis, Verification, and Testability of Robust Asynchronous Circuits", school = "Stanford University", month = aug, year = "1994", URL = "http://jungfrau.usc.edu/pub/pabthesis.ps", } @InProceedings{Beerel94b, author = "J. R. Burch P. A. Beerel and T. H.-Y. Meng", title = "Necessary and Sufficient Conditions for Correct Gate-Level Speed-Independent Circuits", booktitle = async, month = nov, year = "1994", URL = "http://jungfrau.usc.edu/pub/async94.ps", } @InProceedings{Beerel95a, author = "S. Wadekar {P. A. Beerel, C.-T. Hsieh}", title = "Energy Estimation of Speed-Independent Control Circuits", booktitle = ISLPD-95, month = july, year = "1995", URL = "http://jungfrau.usc.edu/pub/islpd95.ps", } @InProceedings{Beerel95b, author = "{P. A. Beerel, K. Y. Yun, S. M. Nowick} and P.-C. Yeh", title = "Estimation and Bounding of Energy Consumption in Burst-Mode Control Circuits", booktitle = ICCAD-95, month = nov, year = "1995", URL = "http://jungfrau.usc.edu/pub/iccad95.ps", } @Mscthesis{Benko93, author = "I. Benko", title = "The Committee Problem and Delay-Insensitive Circuits", school = "Department of Computer Science, University of Waterloo", month = may, year = "1993", URL = "http://maveric0.uwaterloo.ca/Abstracts/Igor.MMath.html", } @InProceedings{Benko94, author = "Igor Benko and Jo Ebergen", title = "Delay-Insensitive Solutions to the Committee Problem", booktitle = async, month = nov, year = "1994", URL = "file://maveric.uwaterloo.ca/pub/reports/All-reports/committee-saracs94.ps.gz", } @TechReport{Brzoz95, author = "H. Jurgensen J. A. Brzozowski", title = "An Algebra of Multiple Faults in {RAM}s", institution = "University of Waterloo", month = May, year = "1995", URL = "http://maveric0.uwaterloo.ca/Abstracts/John.Algebra.html", } @TechReport{Brzoz96, author = "Radu Negulescu {John Brzozowski, Jay Lou}", title = "A Characterization of Finite Ternary Algebras", institution = "University of Waterloo", year = "1996", URL = "http://maveric0.uwaterloo.ca/Abstracts/Jay.Ternary.Algebras.html", } @Mscthesis{Cook93, author = "J. Cook", title = "Production Rule Verification for Quasi Delay-insensitive circuits", school = "California Institute of Technology", year = "1993", URL = "ftp://ftp.cs.caltech.edu/tr/cs-tr-93-23.ps.Z", } @TechReport{Cort94, author = "Peter Vanbekbergen {Jordi Cortadella, Luciano Lavagno} and Alexandre Yakovlev", title = "Designing Asynchronous Circuits from Behavioural Specifications with Internal Conflicts", URL = "ftp://gaudi.ac.upc.es/pub/reports/DAC/1994/UPC-DAC-94-08.ps.Z", } @TechReport{Cort95, author = "Jordi Cortadella", title = "Mapping {BDD}s into {DCVSL} gates", URL = "ftp://gaudi.ac.upc.es/pub/reports/DAC/1995/UPC-DAC-95-04.ps.Z", } @TechReport{Cort95a, author = "Luciano Lavagno {Jordi Cortadella, Michael Kishinevsky} and Alexandre Yakovlev", title = "Synthesizing Petri Nets from State-Based Models", URL = "ftp://gaudi.ac.upc.es/pub/reports/DAC/1995/UPC-DAC-1995-9.ps.Z", } @TechReport{Cort96, author = "L. Lavagno {J. Cortadella, M. Kishinevsky, A. Kondratyev} and A. Yakovlev", title = "Petrify: a tool for manipulating concurrent specifications and synthesis of asynchronous controllers", URL = "ftp://ftp.ac.upc.es/pub/archives/cad/petrify/petrify.ps.gz", } @InProceedings{David, author = "Michael Yoeli {Ilana David, Ran Ginosar}", title = "Self-timed Architecture of a Reduced Instruction Set Computer", URL = "http://ftp.technion.ac.il/pub/supported/ee/VLSI/risc.ps.Z", } @Article{Day95, author = "P. Day and J. V. Woods", title = "Investigations into Micropipeline Latch Design Styles", journal = ieeevlsi, pages = "264--272", volume = "3", number = "2", year = "1995", URL = "http://www.cs.man.ac.uk/amulet/publications/papers/Pipelatch.html", } @Article{Eber95a, author = "J. Segers J. C. Ebergen and I. Benko", title = "Parallel Program and Asynchronous Circuit Design", pages = "50--104", booktitle = "Asynchronous Digital Hardware Design", year = "1995", URL = "http://maveric0.uwaterloo.ca/Abstracts/Banff93.html", } @Article{Eber95b, author = "R. Berks J. C. Ebergen", title = "{VERDECT}: {A} Verifier for Asynchronous Circuit Design", journal = "Newsletter of the TCCA", month = oct, year = "1995", URL = "file://maveric.uwaterloo.ca/pub/reports/All-reports/tcca-letter.ps.gz", } @Mscthesis{Ende93, author = "P. B. Endecott", title = "Processor Architectures for Power Efficiency and Asynchronous Implementation", institution = "University of Manchester", URL = "ftp://ftp.cs.man.ac.uk/pub/amulet/theses/endecott_msc.ps.gz", } @Article{Ende95, author = "P. B. Endecott", title = "Parallel Structures for Asynchronous Microprocessors", journal = "IEEE Computer Society TCCA Newsletter", year = "1995", URL = "file://ftp.cs.man.ac.uk/pub/amulet/papers/para_structs.ps.gz", } @InProceedings{Farnsworth94, author = "C. Farnsworth and D. A. Edwards and S. S. Sikand", title = "Utilising Dynamic Logic for Low Power Consumption in Asynchronous Circuits", booktitle = "Proceedings of IEEE International Symposium on Advanced Research in Asynchronous Circuits and Systems", pages = "186--194", month = nov, year = "1994", URL = "file://ftp.cs.man.ac.uk/pub/amulet/papers/util3.ps.Z", } @Article{Furber93, author = "S. B. Furber", title = "Breaking step: the return of asynchronous logic", journal = "IEE Review", volume = "39", number = "4", pages = "159--162", month = jul, year = "1993", URL = "file://ftp.cs.man.ac.uk/pub/amulet/papers/IEErev.ps.Z", } @InProceedings{Furber93a, author = "S. B. Furber and P. Day and J. D. Garside and N. C. Paver and J. V. Woods", title = "A Micropipelined {ARM}", editor = "T. Yanagawa and P. A. Ivey", booktitle = "Proceedings of VLSI 93", pages = "5.4.1--5.4.10", month = sep, year = "1993", URL = "file://ftp.cs.man.ac.uk/pub/amulet/papers/VLSI93.ps.Z", } @InProceedings{Furber94, author = "S. B. Furber and P. Day and J. D. Garside and N. C. Paver and J. V. Woods", title = "{AMULET1: A micropipelined ARM}", booktitle = "Proceedings IEEE Computer Conference", month = mar, year = "1994", URL = "file://ftp.cs.man.ac.uk/pub/amulet/papers/CompCon94.ps.Z", } @InProceedings{Furber94a, author = "J. V. Woods {S.B. Furber, P. Day, J.D. Garside, N.C. Paver}", title = "The Design and Evaluation of an Asynchronous Microprocessor", pages = "217--220", booktitle = iccd, publisher = icsp, month = oct, year = "1992", URL = "file://ftp.cs.man.ac.uk/pub/amulet/papers/ICCD94.ps.Z", } @TechReport{Gamble94, author = "M. Gamble and B. Rahardjo and R. D. Mcleod", title = "Reconfigurable {FPGA} Micropipelines", institution = "U. of Manitoba", year = "1994", URL = "ftp://ftp.ee.umanitoba.ca/pub/misc/Asynch\_Xilinx.ps.Z", } @InProceedings{Garside93, author = "Jim D. Garside", title = "A {CMOS} {VLSI} Implementation of an Asynchronous {ALU}", pages = "181--207", editor = "S. Furber and M. Edwards", booktitle = "Asynchronous Design Methodologies", series = ifip, volume = "A-28", publisher = esp, year = "1993", URL = "file://ftp.cs.man.ac.uk/pub/amulet/papers/ALU.ps.Z", } @TechReport{Hauck93, author = "Scott Hauck", title = "Asynchronous Design Methodologies: An Overview", institution = "Department of Computer Science and Engineering, University of Washington, Seattle", number = "TR 93-05-07", year = "1993", URL = "file://shrimp.cs.washington.edu/pub/olympia/AsyncArt.ps.Z", } @Article{Hauck94, author = "Scott Hauck and Steven Burns and Geatano Borriello and Carl Ebeling", title = "{AN} {FPGA} for Implementing Asynchronous Circuits", journal = ieeedt, pages = "60--69", volume = "11", number = "3", year = "1994", URL = "file://shrimp.cs.washington.edu/pub/olympia/MontageJ.ps.Z", } @InProceedings{Hulg93, author = "Gaetano Borriello {Henrik Hulgaard, Steven M. Burns, Tod Amon}", title = "Practical Applications of an Efficient Time Separation of Events Algorithm", booktitle = "Proceedings of IEEE International Conference on Computer-Aided Design (ICCAD)", pages = "146--151", year = "1993", URL = "http://www.cs.washington.edu/research/projects/lis/oetools/www/papers/iccad93.ps", } @InProceedings{Hulg94a, author = "Gaetano Borriello {Henrik Hulgaard, Tod Amon, Steven M. Burns}", title = "Timing Analysis of Timed Event Graphs with Bounded Delays Using Algebraic Techniques", booktitle = "Proceedings of IEEE Conference on Decision and Control", year = "1994", URL = "http://www.cs.washington.edu/research/projects/lis/oetools/www/papers/cdc94.ps", } @InProceedings{Hulg94b, author = "Steven M. Burns Henrik Hulgaard", title = "Bounded Delay Timing Analysis of a Class of {CSP} Programs with Choice", booktitle = "Proceedings International Symposium on Advanced Research in Asynchronous Circuits and Systems", year = "1994", URL = "http://www.cs.washington.edu/research/projects/lis/oetools/www/papers/async94.ps", } @TechReport{Hulg94c, author = "Gaetano Borriello {Henrik Hulgaard, Steven M. Burns}", title = "Testing Asynchronous Circuits: {A} Survey", institution = "Department of Computer Science and Engineering, University of Washington, Seattle", number = "TR 94-03-06", year = "1994", URL = "file://ftp.cs.washington.edu/tr/1994/03/UW-CSE-94-03-06.PS.Z", } @InProceedings{Hulg95, author = "Steven M. Burns Henrik Hulgaard", title = "Efficient Timing Analysis of a Class of Petri Nets", booktitle = "Computer Aided Verification (CAV)", publisher = "Springer-Verlag", year = "1995", URL = "http://www.cs.washington.edu/research/projects/lis/oetools/www/papers/cav95.ps", } @TechReport{Isot, author = "Pasi Isotalus", title = "16x16 Bit Multiplier Comparison Report", URL = "http://lenkkari.cs.tut.fi/~async/fir/mult_report.fm.html", } @InProceedings{Jos94, author = "T. Verhoeff {M.B. Josephs, P.G. Lucassen, J.T. Udding}", title = "Formal Design of an Asynchronous {DSP} Counterflow Pipeline: a case study in Handshake Algebra", booktitle = "Proceedings of the International Symposium on Advanced Research in Asynchronous Circuits and Systems", year = "1994", URL = "http:www.cs.rug.nl/~jtu/async94.dvi", } @InProceedings{Kinn95, author = "B. Gao {D.J. Kinniment, J.D. Garside}", title = "A Comparison of Power Consumption in some {CMOS} Adder Circuits", booktitle = "Procedings: PATMOS'95", location = "Oldenburg, Germany", month = oct, year = "1995", URL = "file://ftp.cs.man.ac.uk/pub/amulet/papers/patmos95.ps.Z", } @InProceedings{Kishinevsky94a, author = "C. D. Nielsen and M. Kishinevsky", title = "Performance Analysis based on Timing Simulation", booktitle = dac, location = "San Diego, US", month = jun, pages = "70--76", year = "1994", URL = "file://ftp.id.dtu.dk/pub/Async/433.ps.Z", } @Article{Kishinevsky94c, author = "M. A. Kishinevsky and A. Yu. Kondratyev and A. R. Taubin and V. I. Varshavsky", title = "Analysis and identification of speed-independent circuits on an event model", journal = Forms, volume = "4", number = "1", pages = "33--75", year = "1994", URL = "file://ftp.id.dtu.dk/pub/Async/id-fin.ps.Z", } @InProceedings{Kishinevsky94d, author = "A. Yakovlev and M. Kishinevsky and A. Kondratyev and L. Lavagno", title = "{OR} causality: modelling and hardware implementation", booktitle = "Proceedings of the 15th International Conference on Application and Theory of Petri Nets", address = "Zaragosa, Spain", month = jun, series = lncs, volume = "815", pages = "568--587", publisher = springer, year = "1994", URL = "file://ftp.id.dtu.dk/pub/Async/or_frame.ps.Z", } @InProceedings{Kishinevsky94e, author = "Michael Kishinevsky and {J\o rgen} Staunstrup", title = "Mechanized verification of speed-independence", booktitle = "Proceedings of the 2nd Workshop on Theorem Provers in Circuit Design", address = "Bad Herrenalb, Germany", month = sep, pages = "229--248", year = "1994", URL = "file://ftp.id.dtu.dk/pub/Async/tpcd94.ps.Z", } @InProceedings{Kishinevsky94f, author = "Michael Kishinevsky and J{\o}rgen Staunstrup", title = "Checking Speed-Independence of High-Level Designs", booktitle = async, month = nov, year = "1994", URL = "file://ftp.id.dtu.dk/pub/Async/utah94.ps.Z", } @InProceedings{Kol96, author = "Goel Samuel {Rakefet Kol, Ran Ginosar}", title = "Statechart Methodology for the Design, Validation, and Synthesis of Large Scale Asynchronous Systems", booktitle = async, month = april, year = "1996", URL = "http://ftp.technion.ac.il/pub/supported/ee/VLSI/async-statecharts.ps.gz", } @InProceedings{Kondra94, author = "A. Kondratyev and M. Kishinevsky and B. Lin and P. Vanbekbergen and A. Yakovlev", title = "Basic Gate Implementation of Speed-Independent Circuits", booktitle = dac, location = "San Diego, US", month = jun, pages = "56--62", year = "1994", URL = "file://ftp.id.dtu.dk/pub/Async/230.ps.Z", } @PhdThesis{Lava92, author = "L. Lavagno", title = "Synthesis and Testing of Bounded Wire Delay Asynchronous Circuits from Signal Transition Graphs", school = "U.C. Berkeley", month = nov, year = "1992", URL = "http://polimage.polito.it/~lavagno/publications/tr/UCB-ERL-92-140.ps.gz", } @PhdThesis{Lee95, author = "T. K. Lee", title = "A General Approach to Performance Analysis and Optimization of Asynchronous Circuits", school = "California Institute of Technology", year = "1995", URL = "ftp://ftp.cs.caltech.edu/tr/cs-tr-95-07.ps.Z", }

} @TechReport{Lipsher94b, author = "J. B. Lipsher and K. Maheswaran", title = "A 4-Bit Asynchronous Pipelined Multiplier in the Xilinx 4000 Series {FPGA}", institution = "U.C.Davis", year = "1994", URL = "ftp://ftp.ece.ucdavis.edu/pub/akella/Mult.ps.Z", } @Mscthesis{Lipsher0a, author = "J. B. Lipsher", title = "The Asynchronous Discrete Cosine Transform Processor Core", institution = "U.C.Davis", URL = "ftp://ftp.ece.ucdavis.edu/pub/akella/JLThesis.ps.Z", } @Mscthesis{Maheswaran0a, author = "K. Maheswaran", title = "Implementing Self-Timed Circuits in Field Programmable Gate Arrays", institution = "U.C.Davis", URL = "http://www.ece.ucdavis.edu/cerl/maheswar/thesis.html", } @TechReport{Maheswaran94a, author = "K. Maheswaran and V. Akella", title = "Hazard-free implementation of the self-timed cell set for the Xilinx 4000 Series {FPGA}", institution = "U.C.Davis", year = "1994", URL = "ftp://ftp.ece.ucdavis.edu/pub/akella/Hazard.ps.Z", } @TechReport{Maheswaran94b, author = "Maheswaran and J. B. Lipsher", title = "A Cell Set for Self-Timed Design Using Xilinx {XC4000} Series {FPGA}", institution = "U.C.Davis", year = "1994", URL = "ftp://ftp.ece.ucdavis.edu/pub/akella/Cells.ps.Z", } @Article{Marshall94, author = "Alan Marshall and Bill Coates and Polly Siegel", title = "Designing an Asynchronous Communications Chip", journal = ieeedt, volume = "11", number = "2", pages = "8--21", year = "1994", URL = "file://snooze.stanford.edu/pub/papers/async/MCS94.ps", } @Mscthesis{Mehra92, author = "R. Mehra", title = "Micropipelined Cache Design Strategies for an Asynchronous Microprocessor", institution = "University of Manchester", URL = "ftp://ftp.cs.man.ac.uk/pub/amulet/theses/rmehra_msc.ps.Z", } @Article{Mehra95, author = "J. D. Garside R. Mehra", title = "A Cache Line Fill Circuit for a Micropipelined Asynchronous Microprocessor", journal = "IEEE Computer Society TCCA Newsletter", year = "1995", URL = "file://ftp.cs.man.ac.uk/pub/amulet/papers/cache_lf.ps.Z", } @InProceedings{Myers92, author = "Chris Myers and Teresa H.-Y. Meng", title = "Synthesis of Timed Asynchronous Circuits", pages = "279--282", booktitle = iccd, publisher = icsp, month = oct, year = "1992", URL = "file://snooze.stanford.edu/pub/papers/async/MM92.ps", } @InProceedings{Myers95, author = "{C. J. Myers, P. A. Beerel} and T. H.-Y. Meng", title = "Technology Mapping of Timed Circuits", booktitle = "Asynchronous Design Methodologies", series = ifip, publisher = esp, month = may, year = "1995", URL = "http://jungfrau.usc.edu/pub/london.ps", } @TechReport{Negul95, author = "R. Negulescu", title = "Process Spaces", institution = "University of Waterloo", year = "1995", URL = "http://maveric0.uwaterloo.ca/Abstracts/Radu.Process.Spaces.html", } @TechReport{Negul95, author = "J. A. Brzozowski R. Negulescu", title = "Relative Liveness: From Intuition to Automated Verification", institution = "University of Waterloo", year = "1995", URL = "file://cs-archive.uwaterloo.ca/cs-archive/CS_95_32/CS_95_32.ps.gz", } @InProceedings{Nielsen90, author = "Christian Dalsgaard Nielsen and J\o rgen Staunstrup and Simon R. Jones", title = "Potential Performance Advantages of Delay-Insensitivity", booktitle = "Proceedings from IFIP workshop on Silicon Architectures for Neural Nets, StPaul, November 1990", month = nov, year = "1990", URL = "file://ftp.id.dtu.dk/pub/Async/neunet.ps.Z", } @InProceedings{Nowick91, author = "Steven M. Nowick and David L. Dill", title = "Automatic Synthesis of Locally-Clocked Asynchronous State Machines", booktitle = iccad, publisher = icsp, pages = "318--321", month = nov, year = "1991", URL = "file://snooze.stanford.edu/pub/papers/async/ND91a.ps", } @InProceedings{Nowick91a, author = "Steven M. Nowick and David L. Dill", title = "Synthesis of Asynchronous State Machines Using a Local Clock", pages = "192--197", booktitle = iccd, publisher = icsp, month = oct, year = "1991", URL = "file://snooze.stanford.edu/pub/papers/async/ND91.ps", } @InProceedings{Nowick92, author = "Steven M. Nowick and David L. Dill", title = "Exact Two-Level Minimization of Hazard-Free Logic with Multiple-Input Changes", booktitle = iccad, publisher = icsp, month = nov, year = "1992", URL = "file://snooze.stanford.edu/pub/papers/async/ND92.ps", } @InProceedings{Nowick92a, author = "Steven M. Nowick and Kenneth Y. Yun and David L. Dill", title = "Practical Asynchronous Controller Design", pages = "341--345", booktitle = iccd, publisher = icsp, month = oct, year = "1992", URL = "file://snooze.stanford.edu/pub/papers/async/NYD92.ps", } @TechReport{Pastor93, author = "Enric Pastor and Jordi Cortadella", title = "{P}-time Unique State Coding Algorithms for Signal Transition Graphs", URL = "ftp://gaudi.ac.upc.es/pub/reports/DAC/1994/UPC-DAC-93-13.ps.Z", } @TechReport{Nurmi, author = "Mika Hoffren {Jari Nurmi, Pekka Seppa, Tommi Raita-aho}", title = "A High-Speed Self-Timed {FIR} Processor Implementation", URL = "http://lenkkari.cs.tut.fi/~async/ps/Self-Timed_VLSI_final.ps.gz", } @TechReport{Pastor93a, author = "Enric Pastor and Jordi Cortadella", title = "Polynomial Algorithms for Complete State Coding and Synthesis of Hazard-free Circuits from Signal Transition Graphs", URL = "ftp://gaudi.ac.upc.es/pub/reports/DAC/1994/UPC-DAC-93-17.ps.Z", } @InProceedings{Pastor94, author = "Jordi Cortadella {Enric Pastor, Oriol Roig} and Rosa M. Badia", title = "Petri net Analysis Using Boolean Manipulation", booktitle = "15th International Conference on Application and Theory of Petri Nets", month = june, year = "1994", URL = "ftp://gaudi.ac.upc.es/pub/archives/cad/Papers/PRCB94a.ps.gz", } @TechReport{Pastor94a, author = "Jordi Cortadella Enric Pastor and Oriol Roig", title = "A new Look at the Conditions for the Synthesis of Speed-independent Circuits", URL = "ftp://gaudi.ac.upc.es/pub/reports/DAC/1994/UPC-DAC-94-27.ps.Z", } @InProceedings{Paver92, author = "N. C. Paver and P. Day and S. B. Furber and J. D. Garside and J. V. Woods", title = "Register Locking in an Asynchronous Microprocessor", pages = "351--355", booktitle = iccd, publisher = icsp, month = oct, year = "1992", URL = "file://ftp.cs.man.ac.uk/pub/amulet/papers/RegIEEE.ps.Z", } @PhdThesis{Paver94, author = "N. C. Paver", title = "The Design and Implementation of an Asynchronous Microprocessor", school = "Department of Computer Science, University of Manchester", month = jun, year = "1994", URL = "file://ftp.cs.man.ac.uk/pub/amulet/theses/npaver_phd.ps.Z", } @Mscthesis{Petlin94, author = "O. A. Petlin", title = "Random Testing of Asynchronous {VLSI} Circuits", institution = "University of Manchester", URL = "ftp://ftp.cs.man.ac.uk/pub/amulet/theses/opetlin_msc.ps.Z", } @InProceedings{Petlin95, author = "O. A. Petlin and S. B. Furber", title = "Scan Testing of Asynchronous Sequential Circuits", booktitle = "Proceedings: Fifth Great Lakes Symposium on {VLSI}", month = mar, year = "1995", URL = "file://ftp.cs.man.ac.uk/pub/amulet/papers/ScanTestSC.ps.Z", } @InProceedings{Petlin95a, author = "O. A. Petlin and S. B. Furber", title = "Scan Testing of Micropipelines", booktitle = "Proceedings: 13th {IEEE VLSI} Test Symposium", month = may, year = "1995", URL = "file://ftp.cs.man.ac.uk/pub/amulet/papers/ScanTestM.ps.Z", } @TechReport{Rich94, author = "William F. Richardson and Erik Brunvand", title = "The {NSR} Processor Prototype", URL = "ftp://ftp.cs.utah.edu/techreports/1992/UUCS-92-029.ps.Z", month = august, year = "1994", } @TechReport{Roig94, author = "Jordi Cortadella Oriol Roig and Enric Pastor", title = "Conservative Symbolic Model-Checking of Petri Nets for Speed-independent Circuit Verification", URL = "ftp://gaudi.ac.upc.es/pub/reports/DAC/1994/UPC-DAC-94-14.ps.Z", } @TechReport{Roig94a, author = "Jordi Cortadella Oriol Roig and Enric Pastor", title = "Symbolic model checking of Petri nets for the verification of speed-independent circuits", URL = "ftp://gaudi.ac.upc.es/pub/reports/DAC/1994/UPC-DAC-94-26.ps.Z", } @TechReport{Roig95, author = "Jordi Cortadella Oriol Roig and Enric Pastor", title = "Hierarchical Gate-Level Verification of Speed-Independent Circuits", URL = "ftp://gaudi.ac.upc.es/pub/reports/DAC/1995/UPC-DAC-95-01.ps.Z", } @TechReport{Sanchez94, author = "Fermin Sanchez and Jordi Cortadella", title = "{UNRET}: {A} transformation-based technique for software pipelining with resource constraints", URL = "ftp://gaudi.ac.upc.es/pub/reports/DAC/1994/UPC-DAC-94-11.ps.Z", } @TechReport{Sanchez95a, author = "Fermin Sanchez and Jordi Cortadella", title = "Register Optimization for Maximum Throughput Loop Pipelining", institution = "Universitat Politecnica de Catalunya", year = "1995", URL = "ftp://gaudi.ac.upc.es/pub/archives/cad/Reports/UPC-DAC-95-10.ps.gz", } @TechReport{Sento92, author = "{E. M. Sentovich, K. J. Singh, L. Lavagno, C. Moon, R. Murgai, A. Saldanha, H. Savoj, P. R. Stephan, R. K. Brayton} and A. Sangiovanni-Vincentelli", title = "{SIS}: {A} system for sequential circuit synthesis", institution = "U.C. Berkeley", month = may, year = "1992", URL = "http://polimage.polito.it/~lavagno/publications/tr/UCB-ERL-92-41.ps.gz", } @InProceedings{Sparso93a, author = "J. Spars{\o} and C. D. Nielsen and L. S. Nielsen and J. Staunstrup", title = "Design of Self-Timed Multipliers: {A} Comparison", pages = "165--179", editor = "S. Furber and M. Edwards", booktitle = "Asynchronous Design Methodologies", series = ifip, volume = "A-28", publisher = esp, year = "1993", URL = "file://ftp.id.dtu.dk/pub/Async/manches.ps.Z", } @Article{Sparso93b, author = "Jens Spars{\o} and J{\o}rgen Staunstrup", title = "Delay-insensitive Multi-ring Structures", pages = "313--340", journal = integration, volume = "15", number = "3", month = oct, year = "1993", URL = "file://ftp.id.dtu.dk/pub/Async/multir.ps.Z", } @Article{Sproull94, author = "Robert F. Sproull and Ivan E. Sutherland and Charles E. Molnar", title = "The Counterflow Pipeline Processor Architecture", journal = ieeedt, pages = "48--59", volume = "11", number = "3", year = "1994", URL = "http://www.sun.com/smli/technical-reports/1994/smli_tr-94-25.ps", } @InProceedings{Staunstrup89b, author = "J\o{}rgen Staunstrup and Mark Greenstreet", title = "Designing Delay Insensitive Circuits using {`Synchronized Transitions'}", booktitle = "Formal {VLSI} Specification and Synthesis. {VLSI} Design Methods", volume = "1", editor = "Luc J. M. Claesen", publisher = "North-Holland/Elsevier", pages = "209--226", year = "1990", URL = "file://ftp.id.dtu.dk/pub/Async/desdi.ps.Z", } @PhdThesis{Stev94, author = "K. Stevens", title = "Practical Verification and Synthesis of Asynchronous Systems", school = "Department of Computer Science, University of Calgary", month = nov, year = "1994", URL = "file://ftp.cpsc.ucalgary.ca/pub/users/stevens/stevens-thesis.ps.Z", } @InProceedings{Theo95, author = "J. V. Woods G. Theodoropoulos", title = "Dealing with Time Modelling Problems in Parallel Models of Asynchronous Computer Architectures", pages = "457--472", booktitle = "Proceedings of the World Transputer Congress", month = sep, year = "1995", URL = "file://ftp.cs.man.ac.uk/pub/amulet/papers/theo_WTC95.ps.Z", } @InProceedings{Theo95a, author = "J. V. Woods G. Theodoropoulos", title = "Analyzing the Timing Error in Distributed Simulations of Asynchronous Computer Architectures", pages = "529--534", booktitle = "Proceedings of the Eurosim Congress", month = sep, year = "1995", URL = "file://ftp.cs.man.ac.uk/pub/amulet/papers/theo_eurosim95.ps.Z", } @PhdThesis{Theo95b, author = "G. Theodoropoulos", title = "Strategies for the Modelling and Simulation of Asynchronous Computer Architectures", institution = "University of Manchester", URL = "ftp://ftp.cs.man.ac.uk/pub/amulet/theses/theo95_phd.ps.Z", } @Mscthesis{Tierno92, author = "J. A. Tierno", title = "Designing asynchronous circuits in Gallium Arsenide", school = "California Institute of Technology", year = "1992", URL = "ftp://ftp.cs.caltech.edu/tr/cs-tr-92-19.ps.Z", } @PhdThesis{Tierno95, author = "J. A. Tierno", title = "An Energy-Complexity Model for {VLSI} Computations", school = "California Institute of Technology", year = "1995", URL = "ftp://ftp.cs.caltech.edu/tr/cs-tr-95-02.ps.Z", } @TechReport{Tierno93, author = "T. K. Lee {J.A. Tierno, A.J. Martin, D.Borkovic}", title = "An asynchronous microprocessor in Gallium Arsenide", year = "1993", URL = "ftp://ftp.cs.caltech.edu/tr/cs-tr-93-38.ps.Z", } @InProceedings{Tierno96, author = "A. J. Martin {J.A. Tierno, R. Manohar}", title = "The Energy and Entropy of {VLSI} Computations", booktitle = "Proc. Second International Symposium on Advanced Research in Asynchronous Circuits and Systems", month = mar, year = "1996", URL = "http://www.cs.caltech.edu/~rajit/ps/energy.ps.gz", } @Mscthesis{York94, author = "R. York", title = "Branch Prediction Strategies for Low Power Microprocessor Design", institution = "University of Manchester", URL = "ftp://ftp.cs.man.ac.uk/pub/amulet/theses/RYthesis.ps.gz", } @InProceedings{Yun92, author = "Kenneth Y. Yun and David L. Dill and Steven M. Nowick", title = "Synthesis of {3D} Asynchronous State Machines", pages = "346--350", booktitle = iccd, publisher = icsp, month = oct, year = "1992", URL = "file://snooze.stanford.edu/pub/papers/async/YDN92.ps", } @InProceedings{Yun92a, author = "Kenneth Y. Yun and David L. Dill", title = "Automatic Synthesis of {3D} Asynchronous State Machines", pages = "576--580", booktitle = iccad, publisher = icsp, month = nov, year = "1992", URL = "file://snooze.stanford.edu/pub/papers/async/YD92.ps", } @InProceedings{Yun93, author = "Kenneth Y. Yun and David L. Dill and Steven M. Nowick", title = "Practical Generalizations of Asynchronous State Machines", pages = "525--530", booktitle = edac, publisher = icsp, month = feb, year = "1993", URL = "file://snooze.stanford.edu/pub/papers/async/YDN93.ps", } @Article{Furber96a, author = "Stephen B. Furber and Paul Day", title = "Four-Phase Micropipeline Latch Control Circuits", pages = "247--253", journal = ieeevlsi, volume = "4", number = "2", month = jun, year = "1996", URL = "file://ftp.cs.man.ac.uk/pub/amulet/papers/4phCtl.ps.gz", } @InProceedings{Garside96, author = "J. D. Garside and S. Temple and R. Mehra", title = "The {AMULET2e} Cache System", booktitle = async, publisher = icsp, month = mar, year = "1996", URL = "file://ftp.cs.man.ac.uk/pub/amulet/papers/async96_cache.ps.gz", } } % @comment{BibTeX database file, for use with LaTeX/BibTeX} } % @comment{with enhancements for viewing via xrolotool. } } % @comment{Contact Peter Riocreux if you wish to change the } } % @comment{contents of this file. } @Preamble{"\newcommand{\noopsort}[1]{}"} % @COMMENT{ ==================================================================== } } % @COMMENT{ Predefined journals } } % @COMMENT{ ==================================================================== } } @String{cacm = "Communications of the ACM"} @String{dc = "Distributed Computing"} @String{eatcs = "Bull. EATCS"} @String{el = "Electronics Letters"} @String{fmsd = "Formal Methods in System Design"} @String{faoc = "Formal Aspects of Computing"} @String{ieicetf = "IEICE Transactions on Fundamentals of Electronics Communications and Computer Sciences"} @String{ieicetis = "IEICE Transactions on Information and Systems"} @String{ieepcds = "IEE Proceedings, Circuits, Devices and Systems"} @String{ieepcdt = "IEE Proceedings, Computers and Digital Techniques"} @String{ieeedt = "IEEE Design \& Test of Computers"} @String{ieeejssc = "IEEE Journal of Solid-State Circuits"} @String{ieeeproc = "Proceedings of the IEEE"} @String{ieeetas = "IEEE Transactions on Applied Superconductivity"} @String{ieeetc = "IEEE Transactions on Computers"} @String{ieeetcad = "IEEE Transactions on Computer-Aided Design"} @String{ieeetcsi = "IEEE Transactions on Circuits and Systems I: Fundamental Theory and Applications"} @String{ieeetec = "IEEE Transactions on Electronic Computers"} @String{ieeetsp = "IEEE Transactions on Signal Processing"} @String{ieeevlsi = "IEEE Transactions on VLSI Systems"} @String{ieeemicro = "IEEE Micro"} @String{integration = "Integration, the VLSI journal"} @String{ije = "Int. Journal Electronics"} @String{ipl = "Information Processing Letters"} @String{jacm = "Journal of the ACM"} @String{jetta = "Journal of Electronic Testing: Theory and Applications"} @String{jcss = "Journal of Computer and System Sciences"} @String{tcca = "IEEE Technical Committee on Computer Architecture Newsletter"} @String{tcs = "Theoretical Computer Science"} @String{vlsisp = "Journal of VLSI Signal Processing"} % @COMMENT{ ==================================================================== } } % @COMMENT{ Predefined publishers } } % @COMMENT{ ==================================================================== } } @String{ap = "Academic Press"} @String{aw = "Addison-Wesley"} @String{csp = "Computer Science Press"} @String{cwi = "CWI"} @String{esp = "Elsevier Science Publishers"} @String{icsp = "IEEE Computer Society Press"} @String{ieee = "IEEE Press"} @String{ios = "IOS Press"} @String{kap = "Kluwer Academic Publishers"} @String{mit = "MIT Press"} @String{ph = "Prentice-Hall"} @String{springer = "Springer-Verlag"} @String{wiley = "John Wiley \& Sons"} % @COMMENT{ ==================================================================== } } % @COMMENT{ Predefined institutions } } % @COMMENT{ ==================================================================== } } @String{caltech = "California Institute of Technology"} @String{eut = "Dept. of Math. and C.S., Eindhoven Univ. of Technology"} @String{southbank = "School of Computing, Information Systems and Mathematics, South Bank University, London"} @String{su = "Stanford University"} @String{sucsl = "Computer Systems Laboratory, Stanford University"} @String{mucs = "Manchester University, Dept. of Computer Science"} @String{berk = "University of California, Berkeley, USA"} @String{nclcl = "University of Newcastle Upon Tyne, Computing Laboratory"} % @COMMENT{ ==================================================================== } } % @COMMENT{ Predefined series } } % @COMMENT{ ==================================================================== } } @String{csn = "Computing Science Notes"} @String{ifip = "IFIP Transactions"} @String{lncs = "Lecture Notes in Computer Science"} @String{mctracts = "Mathematical Centre Tracts"} @String{wic = "Workshops in Computing"} % @COMMENT{ ==================================================================== } } % @COMMENT{ Predefined conference proceedings } } % @COMMENT{ ==================================================================== } } @String{acsd = "Int. Conf. on Application of Concurrency to System Design"} @String{adm = "Asynchronous Design Methodologies"} @String{apchdl = "Asia-Pacific Conference on Hardware Description Languages (APCHDL)"} @String{arvlsi = "Advanced Research in VLSI"} @String{aspdac = "Proc. of Asia and South Pacific Design Automation Conference"} @String{async = "Proc. International Symposium on Advanced Research in Asynchronous Circuits and Systems"} @String{cav = "Proc. International Workshop on Computer Aided Verification"} @String{custom = "Proc. IEEE Custom Integrated Circuits Conference"} @String{dac = "Proc. ACM/IEEE Design Automation Conference"} @String{date = "Proc. Design, Automation and Test in Europe (DATE)"} @String{dcc = "Designing Correct Circuits"} @String{edac = "Proc. European Conference on Design Automation (EDAC)"} @String{edtc = "Proc. European Design and Test Conference"} @String{eurodac = "Proc. European Design Automation Conference (EURO-DAC)"} @String{esscirc = "Proc. European Solid-State Circuits Conference (ESSCIRC)"} @String{ftcs = "International Symposium on Fault-Tolerant Computing (FTCS)"} @String{glsvlsi = "Proc. of the Great Lakes Symposium on VLSI"} @String{hicss = "Proc. Hawaii International Conf. System Sciences"} @String{iccad = "Proc. International Conf. Computer-Aided Design (ICCAD)"} @String{iccd = "Proc. International Conf. Computer Design (ICCD)"} @String{icpp = "Proc. International Conference on Parallel Processing"} @String{iscas = "Proc. International Symposium on Circuits and Systems"} @String{ishls = "Proc. International Symposium on High-Level Synthesis"} @String{isscc = "International Solid State Circuits Conference"} @String{itc = "Proc. International Test Conference"} @String{ivlsi = "Proc. International Conference on VLSI Design"} @String{iwls = "Proc. International Workshop on Logic Synthesis"} @String{midwest = "Proc. of the Midwest Symposium on Circuits and Systems"} @String{patmos = "Power and Timing Modeling, Optimization and Simulation (PATMOS)"} @String{prorisc = "Proc. of the {IEEE/ProRISC} Symposium on Circuits, Systems and Signal Processing"} @String{ssat = "Annual Symposium on Switching and Automata Theory"} @String{tau = "Proc. International Workshop on Timing Issues in the Specification and Synthesis of Digital Systems (TAU)"} @String{vts = "Proc. IEEE VLSI Test Symposium"} @String{ta = "(To appear)"} @Article{Abra83, author = "M. Abramovici and Y. H. Levendel and P. R. Menon", title = "A Logic Simulation Machine.", journal = "IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems", volume = "CAD-2", number = "2", pages = "82--94", month = apr, year = "1983", fileno = "1", } @Article{Afgh90, author = "M. Afghahi and C. Svensson", title = "A Unified Single-Phase Clocking Scheme for {VLSI} System.", journal = ieeejssc, volume = "25", number = "1", pages = "225--233", month = feb, year = "1990", fileno = "205", } @Article{Afgh92, author = "M. Afghahi and C. Svensson", title = "Performance of Synchronous and Asynchronous Schemes for {VLSI} Systems.", journal = ieeetc, volume = "C-41", number = "7", pages = "858--872", month = jul, year = "1992", fileno = "261", } @Article{Agra81, author = "V. D. Agrawal", title = "An Information Theoretic Approach to Digital Fault Testing.", journal = ieeetc, volume = "C-30", number = "8", pages = "582--587", month = aug, year = "1981", fileno = "348", } @InProceedings{Ahuj95, title = "The Performance Impact of Incomplete Bypassing in Processor Pipelines", author = "Pritpal S. Ahuja and Douglas W. Clark and Anne Rogers", institute = "Princeton University, Dept. of Computer Science", booktitle = "Proceedings: MICRO-28, Intl. Symposium on Microarchitecture", year = "1995", fileno = "357", } @Misc{Akel94a, author = "V. Akella and G. Gopalakrishnan", title = "Flow Analysis Techniques in High Level Asynchronous Circuit Synthesis.", note = "University of California, Davis, CA., USA", year = "1994", fileno = "327", } @Misc{Akel94b, author = "V. Akella and G. Gopalakrishnan", title = "{SHILPA}: {A} High-Level Synthesis System for Self-timed Circuits.", note = "University of California, Davis, CA., USA", year = "1994", fileno = "328", } @Misc{Ande91, author = "T. E. Anderson and H. M. Levy and B. N. Bershad and E. D. Lazowska", title = "The Interaction of Architecture and Operating System Design.", note = "Department of Computer Science and Engineering, University of Washington", note = "Published by ACM", year = "1991", fileno = "2", } @Misc{Appl95, title = "The Design of a Fast Asynchronous Microprocessor", author = "Sam S. Appleton and Shannon V. Morton and Michael J. Liebelt", institution = "University of Adelaide, Dept. of Electrical & Electronic Engineering", fileno = "369", } @Article{Arms68, author = "D. B. Armstrong and A. D. Friedman and P. R. Menon", title = "Realization of Asynchronous Sequential Circuits without Insert Delay Element.", journal = ieeetc, volume = "C-17", number = "2", pages = "129--134", month = feb, year = "1968", fileno = "3", } @Article{Arms69, author = "D. B. Armstrong and A. D. Friedman and P. R. Menon", title = "Design of Asynchronous Circuits Assuming Unbounded Gate Delays.", journal = ieeetc, volume = "C-18", number = "12", pages = "1110--1120", month = dec, year = "1969", fileno = "4", } @Article{Asai91, author = "F. et. al. Asai", title = "Self-Timed Clocking Design for a Data-Driven Microprocessor.", journal = "IEICE Transactions", volume = "E-74", number = "11", pages = "3757--3765", month = nov, year = "1991", fileno = "313", } @Article{Aviz61, author = "A. Avizienis", title = "Signed-Digit Number Representations for Fast Parallel Arithmetic.", journal = "IRE Trans. on Electron. Comput.", pages = "389--400", month = sep, year = "1961", fileno = "5", } @InProceedings{Ball67, author = "W. E. Ball", title = "A Macromodular Meta Machine.", booktitle = "AFIPS Conference Proceedings: 1967 Spring Joint Computer Conference", address = "Atlantic City, NJ", publisher = ap, volume = "30", pages = "377--392", year = "1967", fileno = "6", } @Article{Barr83, author = "J. C. Barros and B. W. Johnson", title = "Equivalence of the Arbiter, the Synchronizer, the Latch and the Inertial Delay.", journal = ieeetc, volume = "C-32", number = "7", pages = "603--614", month = jul, year = "1983", fileno = "218", } @Article{Baug73, author = "C. R. Baugh and B. A. Wooley", title = "A Two's Complement Parallel Array Multiplication Algorithm.", journal = ieeetc, volume = "C-22", number = "12", pages = "1045--1047", month = dec, year = "1973", fileno = "7", } @Article{Bedn74, author = "G. M. Bednar and J. H. Tracey", title = "An Asynchronous Circuit Design Language ({ACDL}).", journal = ieeetc, volume = "C-23", number = "9", pages = "971--976", month = sep, year = "1974", fileno = "287", } @TechReport{Beer90b, author = "P. A. Beerel and T. H-Y. Meng", title = "Semi-Modularity and Self-Diagnostic Asynchronous Control Circuits.", institution = sucsl, year = "1990", fileno = "199", } @InProceedings{Beer91a, author = "P. A. Beerel and T. H-Y. Meng", title = "Testability of Asynchronous Timed Control Circuits with Delay Assumptions.", booktitle = dac, pages = "446--451", year = "1991", fileno = "8", } @TechReport{Beer92a, author = "P. A. Beerel and T. H-Y. Meng", title = "Automatic Gate-Level Synthesis of Speed-Independent Circuits.", institution = sucsl, year = "1992", fileno = "200", } @TechReport{Beer92b, author = "P. A. Beerel and T. H-Y. Meng", title = "Gate-Level Synthesis of Speed-Independent Asynchronous Control Circuits.", institution = sucsl, year = "1992", fileno = "201", } @TechReport{Beer92c, author = "P. A. Beerel and T. H-Y. Meng", title = "Semi-modularity and Testability of Speed-Independent Circuits.", institution = sucsl, month = apr, year = "1992", fileno = "202", } @TechReport{Beer94, author = "P. A. Beerel and C. J. Myers and T. H-Y. Meng", title = "Automatic Synthesis of Gate-Level Speed-Independent Circuits.", institution = sucsl, number = "CSL-TR-94-648", month = dec, year = "1994", fileno = "336", } @InProceedings{Belh93, author = "H. Belhadj and G. Saucier and M. Yoeli", title = "From Trace Graphs to Modular Delay-Insensitive Circuits.", booktitle = "26th Hawaii Int. Conference on System Science (HICSS 1993)", pages = "319--328", month = jan, year = "1993", fileno = "175", } @InProceedings{Berk88a, author = "C. H. van Berkel and M. Rem and R. W. J. J. Saeijs", title = "{VLSI} Programming.", booktitle = iccd, organization = "Philips Research Laboratories", publisher = icsp, pages = "152--156", year = "1988", fileno = "9", } @InProceedings{Berk88b, author = "C. H. van Berkel and R. W. J. J. Saeijs", title = "Compilation of Communicating Processes into Delay-Insensitive Circuits.", booktitle = iccd, organization = "Philips Research Laboratories", publisher = icsp, pages = "157--162", year = "1988", fileno = "10", } @Misc{Berk93, author = "C. H. van Berkel", title = "Introduction to Tangram and Handshake Circuits.", note = "Private Communication", note = "(Chapter 1 of PhD Thesis)", year = "1993", fileno = "254", } @InProceedings{Berr93, author = "A. Berrached and L. D. Coraor and P. T. Hulina", title = "A Decoupled Access/Execute Architecture for Efficient Access of Structured Data.", booktitle = "26th Hawaii Int. Conference on System Science (HICSS 1993)", pages = "438--447", month = jan, year = "1993", fileno = "186", } @Article{Bert88b, author = "C. Berthet and E. Cerny", title = "An Algebraic Model for Asynchronous Circuits Verification.", journal = ieeetc, volume = "37", number = "7", pages = "835--847", month = jul, year = "1988", fileno = "11", } @TechReport{Best78, author = "E. Best and B. Randell", title = "A formal model of Atomicity in Asynchronous Systems.", institution = "University of Newcastle Upon Tyne, Computing Laboratory", number = "No. 130", year = "1978", fileno = "12", } @TechReport{Birt93a, author = "G. Birtwistle and Y. Liu and D. Spooner and J. Aldwinckle and K. Stevens and W. Yu", title = "Case Studies in Asynchronous Design. Part {I}: {AMM} Architecture", institution = "University of Calgary, Canada", number = "DRAFT", year = "1993", fileno = "275", } @TechReport{Birt93b, author = "G. Birtwistle and Y. Liu and J. Aldwinckle and K. Stevens and W. Yu", title = "Case Studies in Asynchronous Design. Part {II}: {A} 4-stroke {AMM}", institution = "University of Calgary, Canada", number = "DRAFT", year = "1993", fileno = "276", } @InProceedings{Blum67, author = "A. Blum and T. J. Chaney and R. E. Olson", title = "Engineering Design of Macromodules.", booktitle = "AFIPS Conference Proceedings: 1967 Spring Joint Computer Conference", address = "Atlantic City, NJ", publisher = ap, volume = "30", pages = "365--370", year = "1967", fileno = "13", } @Article{Boch79, author = "G. V. Bochmann", title = "Distributed Synchronization and Regularity.", journal = "Computer Networks", volume = "3", number = "-", pages = "36--43", year = "1979", fileno = "14", } @Article{Boch82, author = "G. V. Bochmann", title = "Hardware Specification with Temporal Logic: An Example.", journal = ieeetc, volume = "C-31", number = "3", pages = "223--231", month = mar, year = "1982", fileno = "15", } @TechReport{Bray93a, author = "B. K. Bray and M. J. Flynn", title = "Fetch Caches.", institution = sucsl, number = "CSL-TR-93-561", month = feb, year = "1993", fileno = "247", } @TechReport{Bray93b, author = "B. K. Bray", title = "Specialized Caches to Improve Data Access Performance.", institution = sucsl, number = "CSL-TR-93-574", month = may, year = "1993", fileno = "248", } @Article{Breu74, author = "M. A. Breuer", title = "The Effects of Races, Delays and Delay Faults on Test Generation.", journal = ieeetc, volume = "C-23", number = "10", pages = "1078--1092", month = oct, year = "1974", fileno = "288", } @TechReport{Brow94, author = "G. Brown and W. Luk and J. O'Leary", title = "Retargeting a Hardware Compiler using Protocol Converters.", institution = "Cornell University, NY, USA", number = "EE-CEG-94-1", month = feb, year = "1994", fileno = "304", } @TechReport{Brun89, author = "E. L. Brunvand and R. F. Sproull", title = "Translating Concurrent Communicating Programs into Delay-Insensitive Circuits.", institution = "Carnegie Mellon", number = "CMU-CS-89-126", month = apr, year = "1989", fileno = "16", } @InProceedings{Brun91, author = "E. L. Brunvand and M. Starkey", title = "An Integrated Environment for the Design and Simulation of Self Timed Systems.", booktitle = "VLSI 91", organization = "IFIP", pages = "4a.2.1--4a.3.1", month = aug, year = "1991", fileno = "17", } @InProceedings{Brun91b, author = "E. Brunvand", title = "Implementing Self-Timed Systems with {FPGAS}.", booktitle = "Proc. of Int. Workshop on Field Programmable Logic and Applications", month = sep, year = "1991", fileno = "239", } @InProceedings{Brun92, author = "E. Brunvand and N. Michell and K. Smith", title = "A Comparison of Self-Timed Design using {FPGA}, {CMOS}, and GaAs Technologies.", booktitle = iccd, pages = "76--80", month = oct, year = "1992", fileno = "154", } @InProceedings{Brun93, author = "E. Brunvand", title = "The {NSR} Processor.", booktitle = "26th Hawaii Int. Conference on System Science (HICSS 1993)", pages = "428--435", month = jan, year = "1993", fileno = "185", } @InProceedings{Brun93b, author = "E. Brunvand and G. Gopalakrishnan", title = "Asynchronous and Self-Timed Circuits and Systems - Introduction to Minitrack.", booktitle = "26th Hawaii Int. Conference on System Science (HICSS 1993)", pages = "297--299", month = jan, year = "1993", fileno = "228", } @Article{Brya84, author = "R. E. Bryant", title = "A Switch-Level Model and Simulator for the {MOS} Digital Systems.", journal = ieeetc, volume = "C-33", number = "2", pages = "160--177", month = feb, year = "1984", fileno = "18", } @Article{Brzo68, author = "J. A. Brzozowski and S. Singh", title = "Definite Asynchronous Sequential Circuits.", journal = ieeetc, volume = "C-17", number = "1", pages = "18--26", month = jan, year = "1968", fileno = "19", } @Article{Brzo76, author = "J. A. Brzozowski and M. Yoeli", title = "Practical Approach to Asynchronous Gate Networks.", journal = "Proc. IEE", volume = "123", number = "6", pages = "495--498", month = jun, year = "1976", fileno = "20", } @Article{Brzo79, author = "J. A. Brzozowski and M. Yoeli", title = "On a Ternary Model of Gate Networks.", journal = ieeetc, volume = "C-28", number = "3", pages = "178--184", month = mar, year = "1979", fileno = "21", } @Article{Brzo87, author = "J. A. Brzozowski and C-J. Seger", title = "A Characterization of Ternary Simulation of Gate Networks.", journal = ieeetc, volume = "C-36", number = "11", pages = "1318--1327", month = nov, year = "1987", fileno = "22", } @Article{Brzo92, author = "J. A. Brzozowski and J. C. Ebergen", title = "On the Delay-Sensitivity of Gate Networks.", journal = ieeetc, volume = "C-41", number = "11", pages = "1349--1360", month = nov, year = "1992", fileno = "262", } @InProceedings{Burc92, author = "J. R. Burch", title = "Delay Models for Verifying Speed-Dependent Asynchronous Circuits.", booktitle = iccd, pages = "270--274", month = oct, year = "1992", fileno = "162", } @Misc{Burd94a, author = "T. D. Burd and B. Peters", title = "A Power Analysis of a Microprocessor: {A} Study of an Implementation of the {MIPS} {R3000} Architecture.", note = berk, year = "1994", fileno = "332", } @Misc{Burd94b, author = "T. D. Burd and R. W. Brodersen", title = "Energy Efficient {CMOS} Microprocessor Design.", note = berk, year = "1994", fileno = "333", } @MastersThesis{Burd94c, author = "T. D. Burd", title = "Low-Power {CMOS} Library Design Methodology.", school = berk, year = "1994", fileno = "334", } @Article{Burg94, author = "B. Burgess and N. Ullah and P. Van Overen and D. Ogden", title = "The Power{PC} 603 Microprocessor.", journal = cacm, volume = "37", number = "6", pages = "34--42", month = jun, year = "1994", fileno = "319", } @TechReport{Burn87a, author = "S. M. Burns", title = "Automated Compilation of Concurrent Programs into Self-timed Circuits.", institution = caltech, number = "CS-TR-88-2", month = dec, year = "1987", fileno = "23", } @TechReport{Burn87b, author = "S. M. Burns and A. J. Martin", title = "Synthesis of Self-Timed Circuits by Program Transformations.", institution = caltech, number = "5253:TR:87", year = "1987", fileno = "24", } @Misc{CSIR92, author = "CSIRO/Flinders Joint Research Centre in I. T.", title = "Reprints of Technical Papers by {CSIRO}/Flinders {JRC} Authors.", note = "1. Architecture Design of a Fully Asynchronous VLSI Chip for DSP Custom Applications - Fan X. and Bergmann N.W.", note = "2. Experience with Loosely-Coupled ISDN-Based Multi-Media Communications for Long Distance Computer-Supported Collaborative Work - Bergmann N.W., Rockoff T.E., Mudge J.C. and Sweetnam A.W.", note = "3. The ASLINK Telemeeting Environment : An ISDN Application Case Study - Rockoff T.E., Sweetnam A.W. and Mudge J.C.", note = "4. Designing at a Distance : Experiences in Remote-Synchronous Design - Scrivener S.A.R., Clark S, Smyth M., Harris D. and Rockoff T.E.", note = "5. Operation Synchronization in Self-Timed Data-Driven VLSI Architecture - Fan X. and Bergmann N.", month = dec, year = "1992", fileno = "198", } @Article{Calv86, author = "J. Calvo and J. L. Acha and M. Valencia", title = "Asynchronous Modular Arbiter.", journal = ieeetc, volume = "C-35", number = "1", pages = "67--70", month = jan, year = "1986", fileno = "25", } @TechReport{Camp83a, author = "R. H. Campbell and B. Randell", title = "Error Recovery in Asynchronous Systems.", institution = mclcl, number = "No. 186", year = "1983", fileno = "26", } @TechReport{Camp83b, author = "R. H. Campbell and T. Anderson and B. Randell", title = "Practical Fault tolerant Software for Asynchronous Systems.", institution = nclcl, number = "No. 187", year = "1983", fileno = "27", } @InProceedings{Camp93, author = "R. Camposano and S. Devadas and K. Keutzer and S. Malik and A. Wang", title = "Implicit Enumeration Techniques Applied to Asynchronous Circuit Verification.", booktitle = "26th Hawaii Int. Conference on System Science (HICSS 1993)", pages = "300--309", month = jan, year = "1993", fileno = "173", } @Article{Cars90, author = "G. Carson and G. Borriello", title = "A Testable {CMOS} Asynchronous Counter.", journal = ieeejssc, volume = "SC-25", number = "4", pages = "952--960", month = aug, year = "1990", fileno = "191", } @Article{Catt66, author = "I. Catt", title = "Time Loss Through Gating of Asynchronous Logic Signal Pulses.", journal = "IEEE Transactions on Electronic Computer", volume = "EC-15", number = "-", pages = "108--111", month = feb, year = "1966", fileno = "28", } @Article{Chan73, author = "T. J. Chaney and C. E. Molnar", title = "Anomalous Behavior of Synchronizer and Arbiter Circuits.", journal = ieeetc, volume = "C-22", number = "4", pages = "421--422", month = apr, year = "1973", fileno = "29", } @Article{Chan92, author = "P. K. Chan and M. D. F. Schlag and C. D. Thomborson and V. G. Oklobdzija", title = "Delay Optimization of Carry-Skip Adders and Block Carry-Lookahead Adders Using Multidimensional Dynamic Programming.", journal = ieeetc, volume = "C-41", number = "8", pages = "920--930", month = aug, year = "1992", fileno = "263", } @Article{Chao89, author = "H. J. Chao and C. A. Johnston", title = "Behavior Analysis of {CMOS} {D} Flip-Flops.", journal = ieeejssc, volume = "SC-24", number = "5", pages = "1454--1458", month = oct, year = "1989", fileno = "30", } @Article{Chap87, author = "D. M. Chapiro", title = "Reliable High-Speed Arbitration and Synchronization.", journal = ieeetc, volume = "C-36", number = "10", pages = "1251--1255", month = oct, year = "1987", fileno = "226", } @Article{Chap91, author = "T. I. Chappell and B. A. Chappell and S. E. Schuster and J. W. Allan and S. P. Klepner and R. V. Joshi and R. L. Franch", title = "A 2-ns Cycle, 3.8-ns Access 512-kb {CMOS} {ECL} {SRAM} with a Fully Pipelined Architecture.", journal = ieeejssc, volume = "SC-26", number = "11", pages = "1577--1584", month = nov, year = "1991", fileno = "31", } @Misc{Chih, author = "Chang Chih-Ming and Shih-Lien Lu", title = "Performance Issues on Micropipelines", institution = "Oregon State University, Dept. of Electrical and Computer Engineering", fileno = "380", } @InProceedings{Chu85, author = "T. A. Chu", title = "A Design Methodology for Concurrent {VLSI} System.", booktitle = iccd, pages = "407--410", year = "1985", fileno = "233", } @Article{Chu86a, author = "T-A. Chu", title = "On the models for designing {VLSI} asynchronous digital circuits.", journal = integration, volume = "4", number = "2", pages = "99--113", month = jun, year = "1986", fileno = "32", } @InProceedings{Chu86b, author = "T-A. Chu and C. K. C. Leung", title = "Design of {VLSI} Asynchronous {FIFO} Queues for Packet Communication Networks.", booktitle = icpp, pages = "397--400", month = aug, year = "1986", fileno = "234", } @Misc{Chu86c, title = "Synthesis of Self-timed Control from Graphs: An Example", author = "Tam-Anh Chu", institution = "Massachusetts Institute of Technology, Dept. of EECS", year = "1986", fileno = "373", } @InProceedings{Chu87, author = "T-A. Chu", title = "Synthesis of Self-Timed {VLSI} Circuits from Graph-Theoretic Specifications.", booktitle = iccd, publisher = icsp, pages = "220--223", year = "1987", fileno = "235", } @InProceedings{Chu92, author = "T-A. Chu", title = "Automatic Synthesis and Verification of Hazard-Free Control Circuits from Asynchronous Finite State Machine Specifications.", booktitle = iccd, pages = "407--413", month = oct, year = "1992", fileno = "169", } @InProceedings{Chu93, author = "T-A. Chu", title = "{CLASS}: {A} {CAD} System for Automatic Synthesis and Verification of Asynchronous Finite State Machines.", booktitle = "26th Hawaii Int. Conference on System Science (HICSS 1993)", pages = "389--398", month = jan, year = "1993", fileno = "182", } @Unpublished{Chu93b, author = "T-A. Chu", title = "On the Specification and Synthesis of Hazard-Free Asynchronous Control Circuits.", note = iscas, year = "1993", fileno = "236", } @Unpublished{Chu93c, author = "T-A. Chu and N. Mani and C. K. C. Leung", title = "A New State Assignment Technique for Asynchronous Finite State Machines.", note = "(to appear in) GLS-VLSI '93 (also DAC '93)", year = "1993", fileno = "237", } @Unpublished{Chu93d, author = "T-A. Chu", title = "Synthesis of Hazard-Free Control Circuits from Asynchronous Finite State Machines Specifications.", note = "(to appear in) Jour. for VLSI Signal Processing 1993 (Special Issue on Async. Design)", year = "1993", fileno = "238", } @Article{Chua69, author = "Y. H. Chuang", title = "Transition Logic Circuits and a Synthesis Method.", journal = ieeetc, volume = "C-18", number = "2", pages = "154--168", month = feb, year = "1969", fileno = "33", } @Article{Ciof78, author = "G. Cioffi", title = "Autotesting Speed-Independent Sequential Circuits.", journal = ieeetc, volume = "C-27", number = "1", pages = "90--94", month = jan, year = "1978", fileno = "209", } @InProceedings{Clar67, author = "W. A. Clark", title = "Macromodular Computer Systems.", booktitle = "AFIPS Conference Proceedings: 1967 Spring Joint Computer Conference", address = "Atlantic City, NJ", publisher = ap, volume = "30", pages = "335--336", year = "1967", fileno = "34", } @Article{Clar86, author = "E. M. Clarke and A. A. Emerson and A. P. Sistla", title = "Automatic Verification of Finite-State Concurrent Systems Using Temporal Logic Specifications.", journal = "ACM Transactions on Programming Languages and Systems", volume = "8", number = "2", pages = "244--263", month = apr, year = "1986", fileno = "35", } @Article{Cors75, author = "P. Corsini", title = "Self-Synchronizing Asynchronous Arbiter.", journal = "Digital Processes", volume = "1", number = "-", pages = "67--73", year = "1975", fileno = "36", } @Article{Cors79, author = "P. Corsini", title = "Speed-Independent Asynchronous Arbiter.", journal = "Computers and Digital Techniques", volume = "2", number = "5", pages = "221--222", month = oct, year = "1979", fileno = "37", } @Article{Cort92, author = "J. Cortadella and J. M. Llaberia", title = "Evaluation of {A} + {B} = {K} Conditions Without Carry Propagation.", journal = ieeetc, volume = "C-41", number = "11", pages = "1484--1488", month = nov, year = "1992", fileno = "267", } @Article{Cour75, author = "G. R. Couranz and D. F. Wann", title = "Theoretical and Experimental Behavior of Synchronizers Operating in the Metastable Region.", journal = ieeetc, volume = "C-24", number = "6", pages = "604--616", month = jun, year = "1975", fileno = "38", } @Article{Cric79, author = "G. Crichton", title = "Testing Microprocessors.", journal = ieeejssc, volume = "SC-14", number = "3", pages = "609--613", month = jun, year = "1979", fileno = "258", } @InProceedings{Dall87, author = "W. J. Dally and P. Song", title = "Design of a Self-Timed {VLSI} Multicomputer Communication Controller.", booktitle = iccd, publisher = icsp, pages = "230--234", year = "1987", fileno = "39", } @InProceedings{Damm67, author = "R. A. Dammkoehler", title = "A Macromodular System Simulator ({MS2}).", booktitle = "AFIPS Conference Proceedings: 1967 Spring Joint Computer Conference", address = "Atlantic City, NJ", publisher = ap, volume = "30", pages = "371--376", year = "1967", fileno = "40", } @Misc{Davi, author = "Rhodri M. Davies and John V. Woods", title = "Timing Verification for Asynchronous Design", institution = mucs, fileno = "379", } @Article{Davi78, author = "R. David", title = "A Totally Self-Checking 1-Out-of-3 Checker.", journal = ieeetc, volume = "C-27", number = "6", pages = "570--572", month = jun, year = "1978", fileno = "223", } @Article{Davi89, author = "I. David and R. Ginosar and M. Yoeli", title = "An Efficient Implementation of Boolean Functions and Finite State Machines as Self-Timed Circuits.", journal = "Computer Architecture News", volume = "17", number = "6", pages = "91--104", month = dec, year = "1989", fileno = "41", } @Article{Davi92a, author = "I. David and R. Ginosar and M. Yoeli", title = "An Efficient Implementation of Boolean Functions as Self-Timed Circuits.", journal = ieeetc, volume = "41", number = "1", pages = "2--11", month = jan, year = "1992", fileno = "42", } @Article{Davi92b, author = "I. David and R. Ginosar and M. Yoeli", title = "Implementing Sequential Machines as Self-Timed Circuits.", journal = ieeetc, volume = "41", number = "1", pages = "12--17", month = jan, year = "1992", fileno = "43", } @InProceedings{Davi93, author = "A. Davis and B. Coates and K. Stevens", title = "The Post Office Experience: Designing a Large Asynchronous Chip.", booktitle = "26th Hawaii Int. Conference on System Science (HICSS 1993)", pages = "409--418", month = jan, year = "1993", fileno = "184", } @TechReport{Dean92, author = "M. E. Dean", title = "{STRIP}: {A} Self-Timed {RISC} Processor.", institution = sucsl, number = "CSL-TR-92-543", month = jul, year = "1992", fileno = "246", } @InProceedings{Degu91, author = "Y. Deguchi and N. Ishiura and S. Yajima", title = "Probabilistic {CTSS}: Analysis of Timing Error Probability in Asynchronous Logic Circuits.", booktitle = dac, pages = "650--655", year = "1991", fileno = "44", } @InProceedings{Desa92, author = "S. Desai", title = "The Architecture of the {LR33020} Graph{X} Processor: {A} {MIPS}-{RISC} based {X}-Terminal Controller.", booktitle = "1992 IEEE International Conference on Computer Design: VLSI in Computers & Processors", pages = "205--208", month = oct, year = "1992", fileno = "158", } @Article{Dijk75, author = "E. W. Dijkstra", title = "Guarded Commands, Nondeterminacy and Formal Derivation of Programs.", journal = cacm, volume = "18", number = "8", pages = "453--457", month = aug, year = "1975", fileno = "45", } @TechReport{Dill85, author = "D. L. Dill and E. M. Clarke", title = "Automatic Verification of Asynchronous Circuits using Temporal Logic.", institution = "Department of Computer Science, Carnegie-Mellon University", number = "CMU-CS-85-125", year = "1985", fileno = "46", } @InProceedings{Dill86, author = "D. L. Dill and E. M. Clarke", title = "Automatic Verification of Asynchronous Circuits Using Temporal Logic.", booktitle = "IEE Proceedings", volume = "133", number = "5", pages = "276--282", month = sep, year = "1986", fileno = "47", } @TechReport{Dill89, author = "D. L. Dill and S. M. Nowick and R. F. Sproull", title = "Specification and Automatic Verification of Self-Timed Queues.", institution = sucsl, number = "CSL-TR-89-387", pages = "226--247", month = aug, year = "1989", fileno = "48", } @Article{Dill92, author = "D. L. Dill and S. M. Nowick and R. F. Sproull", title = "Specification and Automatic Verification of Self-Timed Queues.", journal = fmsd, volume = "1", number = "1", pages = "29--60", month = jul, year = "1992", fileno = "49", } @Article{Dubo91, author = "Y. A. Dubois and J. J. {Farrell, III}", title = "{ASIC} Design Considerations for Power Management in Laptop Computers.", journal = "Euro ASIC '91", year = "1991", fileno = "50", } @InProceedings{Eber91, author = "J. C. Ebergen", title = "Parallel Computations and Delay-Insensitive Circuits.", booktitle = "{IV} Higher Order Workshop, Banff 1990", editor = "Graham Birtwistle", publisher = springer, pages = "85--104", year = "1991", fileno = "51", } @InProceedings{Eber93, author = "J. C. Ebergen and S. Gingras", title = "A Verifier for Network Decompositions of Command-Based Specifications.", booktitle = "26th Hawaii Int. Conference on System Science (HICSS 1993)", pages = "310--318", month = jan, year = "1993", fileno = "174", } @Misc{Eber95, title = "{VERDICT}: {A} Verifier for Asynchronous Circuits", author = "Jo Ebergen and Robert Berks", institution = "University of Waterloo, Dept. of Computer Science", year = "1995", month = aug, fileno = "366", } @Article{ElAm89, author = "A. El-Amawy", title = "Comments on: Can Redundancy and Masking Improve Performance of Synchronizers?", journal = ieeetc, volume = "C-38", number = "5", month = may, year = "1989", fileno = "52", } @MastersThesis{Ende93a, author = "P. B. Endecott", title = "Processor Architectures for Power Efficiency and Asynchronous Implementation.", school = mucs, year = "1993", fileno = "298", } @Misc{Ende93b, title = "Relating Program Behaviour and Memory Structure", author = "Philip B. Endecott", institution = mucs, year = "1993", fileno = "372", } @Misc{Ende95, title = "Parallel Structures for Asynchronous Microprocessors", author = "Philip B. Endecott", institution = mucs, fileno = "368", keywords = "superscalar, asynchronous", } @InProceedings{Fada92, author = "J. Fadavi-Ardekani", title = "Mx{N} Booth Encoded Multiplier Generator Using Optimised Wallace Trees.", booktitle = iccd, pages = "114--117", month = oct, year = "1992", fileno = "155", } @Article{Fagi92, author = "B. S. Fagin", title = "Fast Addition of Large Integers.", journal = ieeetc, volume = "C-41", number = "9", pages = "1069--1077", month = sep, year = "1992", fileno = "266", } @Article{Farr89, author = "F. K. Farrens and A. R. Pleszkun", title = "Improving Performance of Small On-Chip Instruction Caches.", journal = "Computer Architecture News", volume = "17", number = "3", pages = "234--241", month = jun, year = "1989", fileno = "53", } @Article{Fish93, author = "P. D. Fisher and S-F. Wu", title = "Race-Free State Assignments for Synthesizing Large-Scale Asynchronous Sequential Logic Circuits.", journal = ieeetc, volume = "C-42", number = "9", pages = "1025--1034", month = sep, year = "1993", fileno = "292", } @Article{Flan85, author = "S. T. Flannagan", title = "Synchronisation Reliability in {CMOS} Technology.", journal = ieeejssc, volume = "SC-20", number = "4", pages = "880--882", month = aug, year = "1985", fileno = "195", } @Misc{Fpga91, title = "Proc. of Int. Workshop on Field Programmable Logic and Applications.", note = "(Full workshop proceedings in the bibliography drawer)", month = sep, year = "1991", fileno = "240", } @Article{Fran66, author = "H. Frank and S. S. Yau", title = "Improving Reliability of a Sequential Machine by Error-Correcting State Assignments.", journal = ieeetec, volume = "EC-15", number = "-", pages = "111--113", month = feb, year = "1966", fileno = "54", } @InProceedings{Fran93, author = "U. Franke and H. Fritz and A. Kuhnle and J. Schick", title = "Transputers on the road.", booktitle = "Transputer Applications and Systems '93", year = "1993", fileno = "251", } @Article{Furb93a, author = "S. B. Furber", title = "Breaking Step - the return of asynchronous logic.", journal = "IEE Review", pages = "159--162", month = jul, year = "1993", fileno = "241", } @InProceedings{Furb93b, author = "S. B. Furber and P. Day and J. D. Garside and N. C. Paver and J. V. Woods", title = "A Micropipelined {ARM}.", booktitle = "Proceedings of VLSI 93", pages = "5.4.1--5.4.10", month = sep, year = "1993", fileno = "324", } @InProceedings{Furb94a, author = "S. B. Furber and P. Day and J. D. Garside and N. C. Paver and J. V. Woods", title = "{AMULET1}: {A} Micropipelined {ARM}.", booktitle = "Proceedings IEEE Computer Conference (CompCon'94)", month = mar, year = "1994", fileno = "325", } @InProceedings{Furb94b, author = "S. B. Furber and P. Day and J. D. Garside and N. C. Paver and S. Temple and J. V. Woods", title = "The Design and Evaluation of an Asynchronous Microprocessor.", booktitle = iccd, month = oct, year = "1994", fileno = "326", } @Article{Gamm89, author = "A. Gammelgaard", title = "Implementation Conditions for Delay Insensitive Circuits.", journal = "LNCS", publisher = springer, number = "365", pages = "341--355", year = "1989", fileno = "55", } @InProceedings{Gars93, author = "J. D. Garside", title = "A {CMOS} {VLSI} Implementation of an Asynchronous {ALU}.", booktitle = "IFIP Working Conference on Asynchronous Design Methodologies", month = apr, year = "1993", fileno = "249", } @Article{Gaur79, author = "S. P. Gaur", title = "Performance Limitations of Silicon Bipolar Transistors.", journal = ieeejssc, volume = "SC-14", number = "2", pages = "337--343", month = apr, year = "1979", fileno = "260", } @Article{Gino90, author = "R. Ginosar and N. Michell", title = "On the Potential of Asynchronous Pipelined Processors.", journal = "Computer Architecture News", volume = "18", number = "4", pages = "27--34", month = dec, year = "1990", fileno = "56", } @Article{Gonc83, author = "N. F. Goncalves and H. J. De Man", title = "{NORA}: {A} RaceFree Dynamic {CMOS} Technique for Pipelined Logic Structures.", journal = ieeejssc, volume = "SC-18", number = "3", pages = "261--266", month = jun, year = "1983", fileno = "57", } @Article{Good85, title = "{PIPE}: {A} {VLSI} Decoupled Architecture", journal = "SIGARCH", author = "Goodman James R. and Jian-tu Hsieh and Koujuch Liou and Andrew R. Pleszkun and P. B. Schechter and Honesty C. Young", institution = "University of Wisconsin-Madison, Computer Sciences Dept.", year = "1985", fileno = "360", } @Misc{Good95, author = "J. Goodenough and R. J. Meacham and J. D. Morris and N. L. Seed and P. A. Ivey", title = "A Single Chip Video Signal Processing ({VSP}) Architecture for Image Processing, Coding and Computer Vision.", note = "Electronic Systems Group", note = "University of Sheffield, UK", year = "1995", fileno = "350", } @TechReport{Gopa90, author = "G. Gopalakrishnan and P. Jain", title = "Some Recent Asynchronous System Design Methodologies.", institution = "Dept. of C.S., Univ. of Utah", number = "UU-CS-TR-90-016", month = oct, year = "1990", fileno = "58", } @InProceedings{Gopa93, author = "G. Gopalakrishnan and V. Akella", title = "Specification, Simulation, and Synthesis of Self-Timed Circuits.", booktitle = "26th Hawaii Int. Conference on System Science (HICSS 1993)", pages = "399--408", month = jan, year = "1993", fileno = "183", } @TechReport{Gopa93b, author = "G. Gopalakrishnan", title = "Some Unusual Micropipeline Circuits.", institution = "Dept. of C.S., Univ. of Utah", number = "UU-CS-TR-93-015", month = jul, year = "1993", fileno = "229", } @InProceedings{Gosm93, author = "K. Gosmann and C. Hafer and H. Lindmeier and J. Plankl and K. Westerholz", title = "Code Reorganization for Instruction Caches.", booktitle = "26th Hawaii Int. Conference on System Science (HICSS 1993)", pages = "214--223", month = jan, year = "1993", fileno = "171", } @TechReport{Gree88, author = "M. R. Greenstreet and K. Steiglitz", title = "Throughput of Long Self-Timed Pipelines.", institution = "Princeton University", number = "CS-TR-190-88", month = nov, year = "1988", fileno = "59", } @Misc{Gree94, title = "An Example of Applying the Codeisng Method {MOOSE}", author = "Peter Green and Paul Rushton and Ronnie Beggs", institution = "UMIST, Systems Engineering Group, Dept. of Computation", year = "1994", fileno = "371", } @Article{Gupt92, author = "A. Gupta and W-D. Weber", title = "Cache Invalidation Patterns in Shared-Memory Multiprocessors.", journal = ieeetc, volume = "C-41", number = "7", pages = "794--810", month = jul, year = "1992", fileno = "255", } @TechReport{Hauc93, author = "S. Hauck", title = "Asynchronous Design Methodologies: An Overview.", institution = "University of Washington", number = "UW-CSE-93-05-07", month = apr, year = "1993", fileno = "227", } @TechReport{Hauck94, author = "S. Hauck and S. Burns and G. Borriello and C. Ebeling", title = "An {FPGA} for Implementing Asynchronous Circuits.", institution = "University of Washington", number = "No. ", month = apr, year = "1994", fileno = "308", } @Article{Haye81, author = "A. B. Hayes", title = "Stored State Asynchronous Sequential Circuits.", journal = ieeetc, volume = "C-30", number = "8", pages = "596--600", month = aug, year = "1981", fileno = "60", } @Misc{Heer, author = "Christoph Heer", title = "Synchronous clocked and self-timed pipeline configurations", institution = "SIEMENS AG, Corporate R & D", fileno = "377", } @InProceedings{Hein93, author = "M. Heinitz and T. Gruning", title = "Generation of Inherently Periodical Test Patterns for the {E}-Beam Test of Scan-based Designs.", booktitle = "4th European Conference on Electron and Optical Beam Testing of Electronic Devices", month = sep, year = "1993", fileno = "295", } @Article{Hida90, author = "H. Hidaka and Y. Matsuda and M. Asakura and K. Fujishima", title = "The Cache {DRAM} Architecture: {A} {DRAM} with an On-Chip Cache Memory.", journal = ieeemicro, pages = "14--25", month = apr, year = "1990", fileno = "61", } @Article{Hoar78, author = "C. A. R. Hoare", title = "Communicating Sequential Processes.", journal = cacm, volume = "21", number = "8", pages = "666--677", month = aug, year = "1978", fileno = "62", } @Published{Hoar91, author = "C. A. R. Hoare", title = "A theory for the derivation of combinational {C}-mos circuit designs.", note = "Oxford Programming Research Group", publisher = "IFIP", pages = "235--251", year = "1991", fileno = "63", } @Misc{Hoar93, author = "C. A. R. Hoare", title = "Hardware and Software: The Closing Gap.", note = "Private Communication", month = sep, year = "1993", fileno = "250", } @InProceedings{Hogg94, author = "R. S. Hogg and D. W. Lloyd and W. I. Hughes", title = "A Self-Timed Massively Parallel Architecture with Elastic Control Flow.", booktitle = "International Conference on Computers and their Applications", year = "1994", fileno = "305", } @Article{Holl82, author = "L. A. Hollaar", title = "Direct Implementation of Asynchronous Control Units.", journal = ieeetc, volume = "C-31", number = "12", pages = "1133--1141", month = dec, year = "1982", fileno = "64", } @Article{Horo87, author = "M. et al. Horowitz", title = "{MIPS}-{X}: {A} 20-{MIPS} Peak, 32-bit Microprocessor with On-Chip Cache.", journal = ieeejssc, volume = "SC-22", number = "5", pages = "790--799", month = oct, year = "1987", fileno = "65", } @Article{Hors89, author = "J. U. Horstmann and H. W. Eichel and R. L. Coates", title = "Metastability Behaviour of {CMOS} {ASIC} Flip-Flops in Theory and Test.", journal = ieeejssc, volume = "SC-24", number = "1", pages = "146--157", month = feb, year = "1989", fileno = "197", } @TechReport{Hulg94, author = "H. Hulgaard and S. M. Burns and T. Amon and G. Borriello", title = "An Algorithm for Exact Bounds on the Time Separation of Events in Concurrent Systems.", note = "Submitted to IEEE Transactions on Computers", institution = "Dept. of C.S. and Eng., Univ. of Washington", number = "UW-CSE-94-02-02", month = feb, year = "1994", fileno = "296", } @InProceedings{Hurd93, author = "J. F. Hurdle", title = "Self-Timed Neural Model Implementation: An Example Using {CMAC}.", booktitle = "26th Hawaii Int. Conference on System Science (HICSS 1993)", pages = "369--378", month = jan, year = "1993", fileno = "180", } @Misc{IEE95, title = "{IEE} Colloquium on {MPEG2} - what is it and what it isn't.", note = "Electronics Division", note = "Savoy Place, London, UK", note = "January", year = "1995", fileno = "353", } @Article{IEEE95, title = "Embedded Control Problems, Thumb, and the {ARM7TDMI}", journal = ieeemicro, author = "Simon Segars and Keith Clarke and Liam Goudge", note = "Advanced RISC Machines", year = "1995", fileno = "354", } @Article{Ibar71, author = "T. Ibaraki and S. Muroga", title = "Synthesis of Networks with a Minimal Number of Negative Gate.", journal = ieeetc, volume = "C-20", number = "1", pages = "49--58", month = jan, year = "1971", fileno = "66", } @Article{Jaco90, author = "G. M. Jacobs and R. W. Broderson", title = "A Fully Asynchronous Digital Signal Processor Using Self-Timed Circuits.", journal = ieeejssc, volume = "SC-25", number = "6", pages = "1526--1537", month = dec, year = "1990", fileno = "192", } @MastersThesis{Jagg90, author = "D. V. Jaggar", title = "A Performance Study of the Acorn {RISC} Machine.", school = "University of Canterbury, NZ", year = "1990", fileno = "67", } @InProceedings{Jans90, author = "G. L. J. M. Janssen", title = "Hardware Verification using Temporal Logic: {A} Practical View.", booktitle = "Formal VLSI Correctness Verification", editor = "Claesen L. J. M", publisher = esp, pages = "159--168", year = "1990", fileno = "68", } @Article{Ji87, author = "Y. Ji-Rem and I. Karlsson and C. Svensson", title = "A True Single-Phase-Clock Dynamic {CMOS} Circuit Technique.", journal = ieeejssc, volume = "SC-22", number = "5", pages = "899--901", month = oct, year = "1987", fileno = "206", } @Unpublished{Jose90a, author = "M. B. Josephs and J. T. Udding", title = "An Algebra for Delay-Insensitive Circuits.", note = "Oxford Programming Research Group", month = apr, year = "1990", fileno = "69", } @Unpublished{Jose90b, author = "M. B. Josephs and J. T. Udding", title = "Delay-insensitive circuits:an algebraic approach to their design.", note = "Oxford Programming Research Group", month = jun, year = "1990", fileno = "70", } @Unpublished{Jose90c, author = "M. B. Josephs and J. T. Udding", title = "The Design of a Delay-Insensitive Stack.", note = "Oxford Programming Research Group", month = aug, year = "1990", fileno = "71", } @Unpublished{Jose90d, author = "M. B. Josephs and R. H. Mak and T. Verhoeff", title = "Asynchronous Design of a Router.", note = eut, month = sep, year = "1990", fileno = "72", } @InProceedings{Jose93, author = "M. B. Josephs and J. T. Udding", title = "An Overview of {DI} Algebra.", booktitle = "26th Hawaii Int. Conference on System Science (HICSS 1993)", pages = "329--338", month = jan, year = "1993", fileno = "176", } @TechReport{Jose93b, author = "M. B. Josephs and J. T. Udding and J. T. Yantchev", title = "Handshake Algebra.", institution = southbank, number = "SBU-CISM-93-1", year = "1993", fileno = "274", } @Article{Kacp87, author = "T. Kacprzak and A. Alibicki", title = "Analysis of Metastable Operation in {RS} {CMOS} Flip-Flops.", journal = ieeejssc, volume = "SC-22", number = "1", pages = "57--64", month = feb, year = "1987", fileno = "196", } @PhdThesis{Kald86, author = "A. Kaldewaij", title = "A Formalism for Concurrent Processes.", school = eut, year = "1986", fileno = "73", } @Article{Kald87, author = "A. Kaldewaij", title = "The Translation of Processes into Circuits.", journal = "LNCS", number = "258", pages = "195--212", year = "1987", fileno = "74", } @Article{Kele85, author = "S. H. Kelem", title = "A Method for the Automatic Translation of Algorithms from a High-Level Language into Self-Timed Integrated Circuits.", journal = "IEEE Circuits and Devices Magazine", pages = "17--19", month = mar, year = "1985", fileno = "75", } @Article{Kell74, author = "R. M. Keller", title = "Towards a Theory of Universal Speed-Independent Modules.", journal = ieeetc, volume = "C-23", number = "1", pages = "21--33", month = jan, year = "1974", fileno = "281", } @Misc{Khoc94, author = "A. Khoche and E. Brunvand", title = "Testing Micropipelines.", note = "Dept. of Computer Science, University of Utah, USA", note = "To be presented to the International Symposium on Advanced Research in Asynchronous Circuits and Systems", year = "1994", fileno = "347", } @Article{Kim90, author = "L-S. Kim and R. W. Dutton", title = "Metastability of {CMOS} Latch/Flip-Flop.", journal = ieeejssc, volume = "25", number = "4", pages = "942--951", month = aug, year = "1990", fileno = "225", } @Misc{Kinn, author = "D. J. Kinniment", title = "An Evaluation of Asynchronous Addition", fileno = "378", } @Article{Kinn76, author = "D. J. Kinniment and J. V. Woods", title = "Synchronisation and arbitration circuits in digital systems.", journal = "Proc. IEE", volume = "123", number = "10", pages = "961--966", month = oct, year = "1976", fileno = "76", } @Article{Klee87a, author = "L. Kleeman and A. Cantoni", title = "On the Unavoidability of Metastable Behavior in Digital Systems.", journal = ieeetc, volume = "C-36", number = "1", pages = "109--112", month = jan, year = "1987", fileno = "77", } @Article{Klee87b, author = "L. Kleeman and A. Cantoni", title = "Metastable Behavior in Digital Systems.", journal = ieeedt, volume = "4", number = "-", pages = "4--19", month = dec, year = "1987", fileno = "78", } @Unpublished{Know91, author = "S. Knowles", title = "Arithmetic Processor Design for the {T9000} Transputer.", address = "Inmos Limited, 1000 Aztec West, Almondsbury, UK", note = "(to appear in) SPIE/ASPAAI, San Diego '91", year = "1991", fileno = "79", } @Article{Komo88, author = "S. et. al. Komori", title = "An Elastic Pipeline Mechanism by Self-Timed Circuits.", journal = ieeejssc, volume = "23", number = "1", pages = "111--117", month = feb, year = "1988", fileno = "80", } @Article{Komo89, author = "S. et. al. Komori", title = "A 40-{MFLOPS} 32-bit Floating-Point Processor with Elastic Pipeline Scheme", journal = ieeejssc, volume = "24", number = "5", pages = "1341--1347", month = oct, year = "1989", fileno = "81", } @Misc{Kond94, author = "H. et. al. Kondoh", title = "An Efficient Self-Timed Queue Architecture for {ATM} Switch {LSI}s.", note = "System LSI Laboratory, Mitsubishi Electric Corporation, Japan", year = "1994", fileno = "322", } @InProceedings{Kors91, author = "M. van der Korst and A. Peeters and H. Schols", title = "Design and Implementation of Asynchronous Circuits.", booktitle = "(DRAFT) Proceedings of Workshop, Amsterdam, 10-14 November 1991", organization = "Koninklijke Nederlandse Akademie van Wetenschappen", publisher = "North-Holland", year = "1991", fileno = "82", } @Article{Kuhl78, author = "J. G. Kuhl and S. M. Reddy", title = "A Multicode Single Transition-Time State Assignment for Asynchronous Sequential Machines.", journal = ieeetc, volume = "C-27", number = "10", pages = "927--934", month = oct, year = "1978", fileno = "211", } @Article{Lacr82, author = "P. {Lacroix, G, Marchegay} and G. Piel", title = "Comments on - The Anomalous Behaviour of Flip-Flops in Synchronizer Circuits.", journal = ieeetc, volume = "C-31", number = "1", pages = "77--78", month = jan, year = "1982", fileno = "219", } @Article{Lam90, author = "P. N. Lam and H. F. Li", title = "Hierarchical Design of Delay-Insensitive Systems.", journal = "IEE Proceedings", volume = "137, Pt E", number = "1", pages = "41--56", month = jan, year = "1990", fileno = "83", } @Article{Lamp78, author = "L. Lamport", title = "Time, Clocks, and the Ordering of Events in a Distributed System.", journal = cacm, volume = "21", number = "7", pages = "558--565", month = jul, year = "1978", fileno = "84", } @Article{Lang69, author = "O. G. Langdon", title = "Delay-Free Asynchronous Circuits with Constrained Line Delays.", journal = ieeetc, pages = "175--181", month = feb, year = "1969", fileno = "217", } @InProceedings{Lava91, author = "L. Lavagno and K. Keutzer and A. Sangiovanni-Vincentelli", title = "Algorithms for Synthesis of Hazard-free Asynchronous Circuits.", booktitle = dac, pages = "302--308", year = "1991", fileno = "85", } @InProceedings{Lava92, author = "L. Lavagno and A. Sangiovanni-Vincentelli", title = "Linear Programming for Optimum Hazard Elimination in Asynchronous Circuits.", booktitle = iccd, pages = "275--278", month = oct, year = "1992", fileno = "163", } @Article{LeGa91, author = "D. Le Gall", title = "{MPEG}-1.", journal = cacm, volume = "34", number = "4", pages = "47--58", month = apr, year = "1991", fileno = "349", } @TechReport{Lee93, author = "T. W. S. Lee and M. R. Greenstreet and C-J. Seger", title = "Automatic Verification of Asynchronous Circuits.", note = "Dept of Computer Science", institution = "Univ. of British Columbia, Canada", number = "TR-93-40", month = nov, year = "1993", fileno = "317", } @Article{Legg92, author = "G. Legg", title = "Pen-based Computing.", journal = "EDN", pages = "137--144", month = apr, year = "1992", fileno = "86", } @Article{Levy74, author = "L. S. Levy and M. Freeman", title = "Every Finite-State Machine can be Simulated (Realized) by a Synchronous (Asynchronous) Binary Feedback Shift-Register Machine.", journal = ieeetc, volume = "C-23", number = "2", pages = "174--178", month = feb, year = "1974", fileno = "283", } @InProceedings{Lieb92, author = "A. Liebchen and G. Gopalakrishnan", title = "Dynamic Reordering of High Latency Transactions Using a Modified Micropipeline.", booktitle = iccd, pages = "336--340", month = oct, year = "1992", fileno = "165", } @Article{Lin88, author = "C. Lin and D. C. Marinescu", title = "Stochastic High-Level Petri Nets and Applications.", journal = ieeetc, volume = "37", number = "7", pages = "815--825", month = jul, year = "1988", fileno = "224", } @InProceedings{Lin91, author = "K-J. Lin and C-S. Lin", title = "Automatic Synthesis of Asynchronous Circuits.", booktitle = dac, pages = "296--301", year = "1991", fileno = "87", } @Misc{Lips94a, author = "J. Lipsher and K. Maheswaran", title = "A 4-Bit Asynchronous Pipelined Multiplier in the Xilinx {XC4003PC84}-5 Field Programmable Gate Array.", note = "University of California, Davis, CA., USA", year = "1994", fileno = "330", } @MastersThesis{Lips94b, author = "J. Lipsher", title = "The Asynchronous Discrete Cosine Transform Processor Core.", school = "University of California, Davis, CA., USA", year = "1994", fileno = "331", keywords = "asynchronous, arithmetic", } @Article{Liu93, author = "D. Liu and C. Svensson", title = "Trading Speed for Low Power by Choice of Supply and Threshold Voltages.", journal = ieeejssc, volume = "SC-28", number = "1", pages = "10--17", month = jan, year = "1993", fileno = "242", } @Misc{Liu94, title = "{CMOS} {MS} {D} Flip-Flops for Low Power", author = "Dake Liu and Christer Svensson", institution = "Linkoping University, Dept. of Physics and Measurement Technology", fileno = "374", } @Misc{Liu94a, author = "J. Liu", title = "Top-Down Design of a Self-Timed Error Decoder for the Compact Disc in {VHDL}.", note = "Dept. of Computer Science", note = "Technical University of Denmark, Lyngby, Denmark", year = "1994", fileno = "344", } @Misc{Liu94b, author = "J. Liu", title = "Self-Timed Design Methodology.", note = "Dept. of Computer Science", note = "Technical University of Denmark, Lyngby, Denmark", year = "1994", fileno = "345", } @Article{Lloy92a, author = "D. Lloyd and S. Jones", title = "Improved Self-Timed Circuit Design Method.", journal = el, volume = "28", number = "5", pages = "492--493", month = feb, year = "1992", fileno = "189", } @Misc{Lloy92b, author = "D. Lloyd and S. Jones", title = "Self-Timed Fine-Grained Parallel Processing Array Design.", note = "(Submitted to) Workshop on High Performance Special Purpose Architectures - Int. Symp. on Computer Architecture", month = may, year = "1992", fileno = "190", } @Article{Lodi85, author = "E. Lodi and F. Luccio", title = "Split Sequence Hash Search.", journal = ipl, publisher = esp, volume = "20", number = "-", pages = "131--136", month = apr, year = "1985", fileno = "88", } @Article{Lohs79, author = "J. Lohstroh", title = "Static and Dynamic Noise Margins of Logic Circuits.", journal = ieeejssc, volume = "SC-14", number = "3", pages = "591--598", month = jun, year = "1979", fileno = "259", } @InProceedings{Loza95, title = "Exploiting Short-Lived Variables in Superscalar Processors", author = "Luis A. Lozano and Guang R. Gao", institute = "McGill University, School of Computer Science", booktitle = "Proceedings: MICRO-28, Intl. Symposium on Microarchitecture", year = "1995", fileno = "358", } @Article{Lu88, author = "S-L. Lu", title = "A Safe Single-Phase Clocking Scheme for {CMOS} Circuits.", journal = ieeejssc, volume = "23", number = "1", pages = "280--283", month = feb, year = "1988", fileno = "207", } @Article{Lu90, author = "M. Lu and D. Zhang and T. Murata", title = "Analysis of Self-Stabilizing Clock Synchronization by Means of Stochastic Petri Nets.", journal = ieeetc, volume = "39", number = "5", pages = "597--604", month = may, year = "1990", fileno = "220", } @Article{Lync92, author = "T. Lynch and E. E. Jr. Swartlander", title = "A Spanning Tree Carry Lookahead Adder.", journal = ieeetc, volume = "C-41", number = "8", pages = "931--939", month = aug, year = "1992", fileno = "264", } @Proceedings{Lyng94, title = "{AC}i{D}-{WG} Workshop on Asynchronous Low Power {VLSI}.", publisher = "Dept. of Computer Science, Technical University of Denmark", note = "April 11-12", note = "Lyngby, Denmark", year = "1994", fileno = "316", } @InProceedings{Lyon93, author = "R. F. Lyon", title = "Cost, Power and Parallelism in Speech Signal Processing.", booktitle = "Proc. of 1993 Custom Integrated Circuits Conference", publisher = icsp, pages = "15.1.1--15.1.9", month = may, year = "1993", fileno = "299", } @InProceedings{Madr92, author = "P. E. Madrid and M. Millar and E. E. Swartzlander", title = "Modified Booth Algorithm for High Radix Multiplication.", booktitle = iccd, pages = "118--121", month = oct, year = "1992", fileno = "156", } @Article{Maej83, author = "H. Maejima and K. Katsura and H. Nakamura and T. Kihara", title = "The {VLSI} Control Structure of a {CMOS} Microcomputer.", journal = ieeemicro, pages = "9--16", month = dec, year = "1983", fileno = "89", } @Article{Mago73, author = "G. Mago", title = "Monotone Functions in Sequential Circuits.", journal = ieeetc, volume = "C-22", number = "10", pages = "928--933", month = oct, year = "1973", fileno = "90", } @Misc{Mahe94, author = "K. Maheswaran and V. Akella", title = "Hazard-Free Implementation of the Self-Timed Cell Set for the Xilinx 4000 Series {FPGA}.", note = "University of California, Davis, CA., USA", year = "1994", fileno = "329", } @Article{Maki69, author = "G. K. Maki and J. H. Tracey and R. J. Smith", title = "Generation of Design Equations in Asynchronous Sequential Circuits.", journal = ieeetc, pages = "467--472", month = may, year = "1969", fileno = "215", } @Article{Maki74, author = "G. K. Maki and D. H. Sawin", title = "Fault-Tolerant Asynchronous Sequential Machines.", journal = ieeetc, volume = "C-23", number = "7", pages = "651--657", month = jul, year = "1974", fileno = "279", } @Article{Mari77, author = "L. R. Marino", title = "The Effect of Asynchronous Input on Sequential Network Reliability.", journal = ieeetc, volume = "C-26", number = "11", pages = "1082--1090", month = nov, year = "1977", fileno = "91", } @Article{Mari81, author = "L. R. Marino", title = "General Theory of Metastable Operation.", journal = ieeetc, volume = "C-30", number = "2", pages = "107--115", month = feb, year = "1981", fileno = "92", } @Article{Mart85a, author = "A. J. Martin", title = "The Probe: An Addition to Communication Primitives.", journal = ipl, publisher = esp, volume = "20", number = "-", pages = "125--130", note = "Erratum: IPL 21(2):107, 1985", month = apr, year = "1985", fileno = "93", } @InProceedings{Mart85b, author = "A. J. Martin", title = "The Design of a Self-timed Circuit for Distributed Mutual Exclusion.", booktitle = "Proceedings of the 1985 Chapel Hill Conference on VLSI", publisher = csp, pages = "245--260", year = "1985", fileno = "94", } @Article{Mart86, author = "A. J. Martin", title = "Compiling Communicating Processes into Delay-Insensitive {VLSI} Circuits.", journal = "Distributed Computing", volume = "1", number = "4", pages = "226--234", year = "1986", fileno = "95", } @InProceedings{Mart87a, author = "A. J. Martin", title = "A Synthesis Method for Self-Timed {VLSI} Circuits.", booktitle = iccd, publisher = icsp, address = "Rye Brook, NY", pages = "224--229", year = "1987", fileno = "96", } @InBook{Mart87b, author = "A. J. Martin", title = "Self-Timed {FIFO}: An Exercise in Compiling Programs into {VLSI} Circuits", booktitle = "From HDL Descriptions to Guaranteed Correct Circuit Designs", publisher = esp, pages = "133--153", year = "1987", fileno = "97", } @Article{Mart89d, author = "A. J. Martin and S. M. Burns and T. K. Lee and D. Borkovic and P. J. Hazewindus", title = "The First Asynchronous Microprocessor: The Test Results.", journal = "Computer Architecture News", pages = "95--110", month = apr, year = "1989", fileno = "343", } @Unpublished{Mart91a, author = "A. J. Martin", title = "Synthesis of Asynchronous {VLSI} Circuits.", note = "Course Notes, VLSI~91, Edinburgh", month = aug, year = "1991", fileno = "98", } @InProceedings{Mart91b, author = "A. J. Martin and P. J. Hazewindus", title = "Testing Delay-Insensitive Circuits.", booktitle = "Advanced Research in VLSI: Proceedings of the 1991 UC Santa Cruz Conference", editor = "Carlo H. Sequin", publisher = "MIT Press", pages = "118--132", year = "1991", fileno = "318", } @Article{Mart92, author = "A. J. Martin", title = "Asynchronous Datapaths and the Design of an Asynchronous Adder.", journal = fmsd, volume = "1", number = "1", pages = "117--137", month = jul, year = "1992", fileno = "99", keywords = "asynchronous, arithmetic", } @InProceedings{May92, author = "D. May and R. Shepherd and P. Thompson", title = "The {T9000} Transputer.", booktitle = iccd, pages = "209--212", month = oct, year = "1992", fileno = "159", } @Article{McAu92a, author = "A. J. McAuley", title = "Four State Asynchronous Architectures.", journal = ieeetc, volume = "C-41", number = "2", pages = "129--142", month = feb, year = "1992", fileno = "193", } @Article{McAu92b, author = "A. J. McAuley", title = "Dynamic Asynchronous Logic for High-Speed {CMOS} Systems.", journal = ieeejssc, volume = "27", number = "3", pages = "382--388", month = mar, year = "1992", fileno = "100", } @Article{McIn69, author = "M. D. McIntosh and B. L. Weinberg", title = "On Asynchronous Machines with Flip-Flops.", journal = ieeetc, pages = "473", month = may, year = "1969", fileno = "214", } @Misc{Mehr95, title = "A Cache Line Fill Circuit for a Micropipelined, Asynchronous Microprocessor", author = "Rahul Mehra and J. D. Garside", institution = mucs, fileno = "367", } @Article{Meis69, author = "W. S. Meisel and R. S. Kashef", title = "Hazards in Asynchronous Sequential Circuits.", journal = ieeetc, pages = "752--759", month = aug, year = "1969", fileno = "213", } @InProceedings{Meji93, author = "J. C. Mejia and M. T. O'Keefe", title = "High Performance Instruction Memory Design for Multiprocessors.", booktitle = "26th Hawaii Int. Conference on System Science (HICSS 1993)", pages = "224--231", month = jan, year = "1993", fileno = "172", } @Article{Meng89, author = "T. H-Y. Meng and R. W. Brodersen and D. G. Messerschmitt", title = "Automatic Synthesis of Asynchronous Circuits from High-Level Specifications.", journal = ieeetcad, volume = "8", number = "11", pages = "1185--1205", month = nov, year = "1989", fileno = "101", } @Collection{Micr92, title = "Understanding {RISC} Microprocessors.", note = "Collection of articles: March 1988 - November 1992", publisher = "Microprocessor Report", year = "1992", fileno = "323", } @Article{Mile90, author = "M. Milenkovic", title = "Microprocessor Memory Management Units.", journal = ieeemicro, pages = "70--85", month = apr, year = "1990", fileno = "102", } @Article{Miya90, author = "J. et. al. Miyake", title = "A Highly Integrated 40-{MIPS} (peak) 64-b {RISC} Microprocessor.", journal = ieeejssc, volume = "SC-25", number = "5", pages = "1199--1206", month = oct, year = "1990", fileno = "103", } @InProceedings{Moll94, author = "S. Molloy and R. Jain", title = "System and Architecture Optimizations for Low-Power {MPEG}-1 Video Decoding.", booktitle = "Proceedings of the 1994 IEEE Symposium on Low Power Electronics", pages = "26--27", year = "1994", fileno = "351", } @InProceedings{Moln67, author = "C. E. Molnar and S. M. Ornstein and A. Anne", title = "The {CHASM}: a Macromodular Computer for Analyzing Neuron Models.", booktitle = "AFIPS Conference Proceedings: 1967 Spring Joint Computer Conference", address = "Atlantic City, NJ", publisher = ap, volume = "30", pages = "393--401", year = "1967", fileno = "104", } @TechReport{Moln92, author = "C. E. Molnar and I. Jones and I. E. Sutherland", title = "A Way to Compose Petri Nets.", institution = "Sun Microsystems Laboratories Inc.", number = "SMLI #92:0354", month = oct, year = "1992", fileno = "272", } @InProceedings{Moor92, author = "C. R. Moore and D. M. Balser and J. S. Muhich and R. E. East", title = "{IBM} Single Chip {RISC} Processor ({RSC}).", booktitle = iccd, pages = "200--204", month = oct, year = "1992", fileno = "157", } @PhdThesis{Moor94, author = "S. W. Moore", title = "Multithreaded Processor Design.", school = "University of Cambridge, UK", year = "1994", fileno = "352", } @Misc{Morr94, title = "Morris, Derrick and Evans. {D}. Gareth and Schofield, Simon and", author = "Model-based Object Oriented System Engineering (MOOSE)", institution = "UMIST, Systems Engineering Group, Dept. of Computation", year = "1994", month = aug, fileno = "370", } @Misc{Morr94a, author = "D. Morris and D. G. Evans and P. Green", title = "Engineering Embedded Computer Systems.", note = "Private communication", note = "Systems Engineering Group, Dept of Computation", note = "University of Manchester Institute of Science and Technology (UMIST)", year = "1994", fileno = "293", } @Misc{Morr94b, author = "D. Morris and P. Green and R. Barker", title = "Engineering the Software in Systems.", note = "Submitted to Software Engineering Journal", note = "Private communication", note = "Systems Engineering Group, Dept of Computation", note = "University of Manchester Institute of Science and Technology (UMIST)", year = "1994", fileno = "294", } @TechReport{Mort93, author = "S. Morton and M. Liebelt", title = "A 100 Mips Event Controlled {ALU}.", institution = "Dept. of Elec. \& Electron. Eng., Univ. of Adelaide, Aus.", year = "1993", fileno = "230", keywords = "arithmetic", } @Article{Mou92, author = "Z-J. Mou and F. Jutand", title = "`Overturned-Stairs' Adder Trees and Multiplier Design.", journal = ieeetc, volume = "C-41", number = "8", pages = "940--948", month = aug, year = "1992", fileno = "265", } @Article{Muka74, author = "Y. Mukai and Y. Tohma", title = "A Method for the Realization of Fail-Safe Asynchronous Sequential Circuits.", journal = ieeetc, volume = "C-23", number = "7", pages = "736--739", month = jul, year = "1974", fileno = "285", } @Article{Mura80, author = "T. Murata", title = "Synthesis of Decision-Free Concurrent Systems for Prescribed Resources and Performance.", journal = "IEEE Trans. on Software Engineering", volume = "SE-6", number = "6", pages = "525--530", month = nov, year = "1980", fileno = "105", } @InProceedings{Myer92, author = "C. Myers and T. H-Y. Meng", title = "Synthesis of Timed Asynchronous Circuits.", booktitle = iccd, pages = "279--284", month = oct, year = "1992", fileno = "164", } @Article{Myer93a, author = "C. J. Myers and T. H-Y. Meng", title = "Synthesis of Timed Asynchronous Circuits.", journal = ieeevlsi, volume = "1", number = "2", pages = "106--119", month = jun, year = "1993", fileno = "232", } @TechReport{Myer93b, author = "C. J. Myers and A. J. Martin", title = "The Design of an Asynchronous Memory Management Unit.", institution = caltech, number = "CS-TR-93-30", year = "1993", fileno = "335", } @TechReport{Myer94a, author = "C. J. Myers and T. H-Y. Meng", title = "A Uniform Approach to the Synthesis of Synchronous and Asynchronous Circuits.", institution = sucsl, number = "CSL-TR-94-650", month = dec, year = "1994", fileno = "337", } @TechReport{Myer94b, author = "C. J. Myers and T. H-Y. Meng", title = "Automatic Hazard-Free Decomposition of High-Fanin Gates in Asynchronous Circuit Synthesis.", institution = sucsl, number = "CSL-TR-94-651", month = dec, year = "1994", fileno = "338", } @TechReport{Myer94c, author = "C. J. Myers and T. G. Rokicki and T. H-Y. Meng", title = "Automatic Synthesis and Verification of Gate-Level Timed Circuits.", institution = sucsl, number = "CSL-TR-94-652", month = dec, year = "1994", fileno = "339", } @Unpublished{Myer95a, author = "C. J. Myers and T. G. Rokicki and T. H-Y. Meng", title = "Automatic Synthesis of Gate-Level Timed Circuits with Choice.", note = "To appear in 1995 Chapel Hill Conference on Advanced Research in VLSI", year = "1995", fileno = "341", } @Unpublished{Myer95b, author = "C. J. Myers and P. A. Beerel and T. H-Y. Meng", title = "Technology Mapping of Timed Circuits.", note = "To appear in the Second Working Conference on Asynchronous Design Methodologies, 1995", fileno = "342", } @Article{Nany78, author = "T. Nanya and Y. Tohma", title = "On Universal Single Transition Time Asynchronous State Assignments.", journal = ieeetc, volume = "C-27", number = "8", pages = "781--782", month = aug, year = "1978", fileno = "210", } @InProceedings{Nany93, author = "T. Nanya and M. Kuwako", title = "On Signal Transition Causality for Self-Timed Implementation of Boolean Functions.", booktitle = "26th Hawaii Int. Conference on System Science (HICSS 1993)", pages = "359--368", month = jan, year = "1993", fileno = "179", } @Proceedings{Napa94, title = "1994 International Workshop on Low Power Design.", publisher = "Sponsored by ACM-SIGDA and IEEE-CAS", note = "April 24-27", note = "Inn at Napa Valley, Napa", note = "California, USA", year = "1994", fileno = "309", } @Article{Nico89, author = "G. Nicollini and P. Confalonieri and D. Senderowicz", title = "A Fully Differential Sample-and-Hold Circuit for High-Speed Applications.", journal = ieeejssc, volume = "SC-24", number = "5", pages = "1461--1465", month = oct, year = "1989", fileno = "106", } @InProceedings{Niel93a, author = "C. D. Nielsen and A. J. Martin", title = "Design of a Delay-Insensitive Multiply-Accumulate Unit.", booktitle = "26th Hawaii Int. Conference on System Science (HICSS 1993)", pages = "379--388", month = jan, year = "1993", fileno = "181", keywords = "asynchronous, arithmetic", } @Misc{Niel93b, author = "C. D. Nielsen and J. T. Udding", title = "Trip Report: Hawaiian International Conference on System Science, 5-8 January 1993.", note = "Private Communication", month = mar, year = "1993", fileno = "188", } @InProceedings{Nies88, author = "C. Niessen and C. H. van Berkel and M. Rem and R. W. J. J. Saeijs", title = "{VLSI} Programming and Silicon Compilation; {A} Novel Approach from Philips Research.", booktitle = iccd, pages = "150--151", year = "1988", fileno = "107", } @InProceedings{Nowa92, author = "S. Nowakowski and M. T. O'Keefe", title = "A {CR}egs Implementation Study Based on the {MIPS}-{X} {RISC} Processor.", booktitle = iccd, pages = "558--563", month = oct, year = "1992", fileno = "170", } @Misc{Nowi, title = "The Design of a Low-Latency Asynchronous Adder Using Speculative Completion", author = "Steven M. Nowisk", institution = "Columbia University, Dept. of Computer Science", fileno = "375", } @InProceedings{Nowi91a, author = "S. M. Nowick and D. L. Dill", title = "Synthesis of Asynchronous State Machines Using a Local Clock.", booktitle = iccd, publisher = icsp, pages = "192--197", month = oct, year = "1991", fileno = "108", } @InProceedings{Nowi91b, author = "S. M. Nowick and D. L. Dill", title = "Automatic Synthesis of Locally-Clocked Asynchronous State Machines.", booktitle = iccad, publisher = icsp, pages = "318--321", month = nov, year = "1991", fileno = "109", } @InProceedings{Nowi91c, author = "S. M. Nowick and D. L. Dill", title = "Asynchronous State Machine Synthesis Using a Local Clock.", booktitle = "Proc. of 1991 MCNC Int. Workshop on Logic Synthesis", year = "1991", fileno = "110", } @InProceedings{Nowi93, author = "S. M. Nowick and M. E. Dean and D. L. Dill and M. Horowitz", title = "The Design of a High-Performance Cache Controller: a Case Study in Asynchronous Synthesis.", booktitle = "26th Hawaii Int. Conference on System Science (HICSS 1993)", pages = "419--427", month = jan, year = "1993", fileno = "112", } @InProceedings{Nowia92, author = "S. M. Nowick and D. L. Dill", title = "Exact Two-Level Minimization of Hazard-Free Logic with Multiple-Input Changes.", booktitle = iccad, publisher = icsp, year = "1992", fileno = "111", } @InProceedings{Nowib92, author = "S. M. Nowick and K. Y. Yun and D. L. Dill", title = "Practical Asynchronous Controller Design.", booktitle = iccd, pages = "341--345", month = oct, year = "1992", fileno = "166", } @InProceedings{Oldf91, author = "J. V. Oldfield and C. J. Kappler", title = "Implementing Self-Timed Systems: Comparison of a Configurable Logic Array with a Full-Custom {VLSI} Circuit.", booktitle = "Proc. of Int. Workshop on Field Programmable Logic and Applications", month = sep, year = "1991", fileno = "113", } @InProceedings{Orns67, author = "S. M. Ornstein and M. J. Stucki and W. A. Clark", title = "A Functional Description of Macromodules.", booktitle = "AFIPS Conference Proceedings: 1967 Spring Joint Computer Conference", address = "Atlantic City, NJ", publisher = ap, volume = "30", pages = "337--355", year = "1967", fileno = "114", } @Article{Patt74, author = "W. W. Patterson and G. Metze", title = "A Fail-Safe Asynchronous Sequential Machine.", journal = ieeetc, volume = "C-23", number = "4", pages = "369--374", month = apr, year = "1974", fileno = "284", } @InProceedings{Pave92, author = "N. C. Paver and P. Day and S. B. Furber and J. D. Garside and J. V. Woods", title = "Register Locking in an Asynchronous Microprocessor.", booktitle = iccd, month = oct, year = "1992", fileno = "115", } @Misc{Pave93, author = "N. C. Paver", title = "Trip Report: Hot Chips {V}, 8-10 August 1993, Stanford Univ. {USA}.", note = "Private Communication", month = aug, year = "1993", fileno = "273", } @Article{Pear75, author = "R. C. Pearce and J. A. Field and W. D. Little", title = "Asynchronous Arbiter Module.", journal = ieeetc, volume = "C-24", number = "-", pages = "931--932", month = sep, year = "1975", fileno = "116", } @Article{Pech76, author = "M. Pechoucek", title = "Anomalous Response Times of Input Synchronizers.", journal = ieeetc, volume = "C-25", number = "2", pages = "133--139", month = feb, year = "1976", fileno = "117", } @Article{Pete77, author = "J. L. Peterson", title = "Petri Nets.", journal = "Computing Surveys", volume = "9", number = "3", pages = "223--252", month = sep, year = "1977", fileno = "118", } @Article{Petl95, author = "O. A. Petlin and S. B. Furber and A. M. Romankevich and V. V. Groll", title = "Designing asynchronous sequential circuits for random pattern testability", journal = ieepcdt, volume = "142", number = "4", pages = "299--305", month = jul, year = "1995", fileno = "376", } @Misc{Phila, author = "Philips Components.", title = "{I2C} Bus Specification", fileno = "119", } @Misc{Philb, author = "Philips Components.", title = "{I2S} Bus Specification", fileno = "120", } @Article{Pigu91, author = "C. Piguet", title = "Logic Synthesis of Race-Free Asynchronous {CMOS} Circuits.", journal = ieeejssc, volume = "26", number = "3", pages = "371--380", month = mar, year = "1991", fileno = "121", } @InProceedings{Ples87, title = "{WISQ}: {A} Restartable Architecture Using Queues", author = "A. R. Pleszkun and J. R. Goodman and W-C Hsu and R. T. Joersz and G. Bier and P. Woest and P. B. Schechter", institute = "University of Wisconsin-Madison, Electrical and Computer Engineering Dept.", booktitle = "ISCA 14", year = "1987", fileno = "364", } @InProceedings{Ples88, title = "The Performance Potential of Multiple Functional Unit Processors", author = "A. R. Pleszkun and G. S. Sohi", institute = "University of Wisconsin-Madison, Computer Sciences Dept.", booktitle = "ISCA 15", year = "1988", fileno = "361", } @Article{Plum72, author = "W. W. Plummer", title = "Asynchronous Arbiters.", journal = ieeetc, volume = "C-21", number = "1", pages = "37--42", month = jan, year = "1972", fileno = "122", } @Article{Poun91, author = "D. Pountain", title = "Beyond {RISC}: The Pg{C7600} Microprocessor.", journal = "Byte", pages = "109--114", month = mar, year = "1991", fileno = "123", } @Article{Poun93, author = "D. Pountain", title = "Computing Without Clocks.", journal = "Byte", pages = "145--150", month = jan, year = "1993", fileno = "124", } @Article{Pour94, author = "A. Poursepanj", title = "The Power{PC} Performance Modeling Methodology.", journal = cacm, volume = "37", number = "6", pages = "47--55", month = jun, year = "1994", fileno = "321", } @Article{Prad78a, author = "D. K. Pradhan", title = "Asynchronous State Assignments with Unateness Properties and Fault-Secure Design.", journal = ieeetc, volume = "C-27", number = "5", pages = "396--404", month = may, year = "1978", fileno = "221", } @Article{Prad78b, author = "D. K. Pradhan", title = "Fault-Tolerant Asynchronous Networks Using Read-Only Memories.", journal = ieeetc, volume = "C-27", number = "7", pages = "674--679", month = jul, year = "1978", fileno = "222", } @Article{Quac92, author = "N. T. Quach and M. J. Flynn", title = "High-Speed Addition in {CMOS}.", journal = ieeetc, volume = "C-41", number = "12", pages = "1612--1615", month = dec, year = "1992", fileno = "268", } @InProceedings{Raje92, author = "P. Raje", title = "Design and Scaling of Bi{CMOS} Circuits.", booktitle = iccd, pages = "234--238", month = oct, year = "1992", fileno = "161", } @Article{Rama80, author = "C. V. Ramamoorthy and G. S. Ho", title = "Performance Evaluation of Asynchronous Concurrent Systems Using Petri Nets.", journal = "IEEE Transactions on Software Engineering", volume = "SE-6", number = "5", pages = "440--449", month = sep, year = "1980", fileno = "125", } @InBook{Rem85, author = "M. Rem", title = "Concurrent Computations and {VLSI} Circuits.", booktitle = "Control Flow and Data Flow: Concepts of Distributed Programming", publisher = springer, pages = "399--437", year = "1985", fileno = "126", } @InProceedings{Rem91, author = "M. Rem", title = "The Nature of Delay-Insensitive Computing.", booktitle = "{IV} Higher Order Workshop, Banff 1990", publisher = springer, pages = "105--122", year = "1991", fileno = "127", } @Article{Rens90, author = "D. Renshaw and C. H. Lau", title = "Race-Free Clocking of {CMOS} Pipelines Using a Single Global Clock.", journal = ieeejssc, volume = "25", number = "3", pages = "766--769", month = jun, year = "1990", fileno = "208", } @Article{Rey74, author = "C. A. Rey and J. Vaucher", title = "Self-Synchronized Asynchronous Sequential Machines.", journal = ieeetc, volume = "C-23", number = "12", pages = "1306--1311", month = dec, year = "1974", fileno = "289", } @Article{Roet92, author = "W. Roethig and E. Melcher and S. Chakroun and M. Dana", title = "Power Consumption Estimation using Statistical Signal Properties.", journal = "Microprocessing and Microprogramming", publisher = "North Holland", volume = "35", pages = "691--696", year = "1992", fileno = "346", } @Unpublished{Roki94, author = "T. G. Rokicki and C. J. Myers", title = "Automatic Verification of Timed Circuits.", note = "To appear in International Conference on Computer-Aided Verification, 1994", fileno = "340", } @InProceedings{Ronc93, author = "M. Roncken and R. Saeijs", title = "Linear Test Times for Delay-Insensitive Circuits: a Compilation Strategy.", booktitle = "IFIP Working Conference on Asynchronous Design Methodologies", month = apr, year = "1993", fileno = "245", } @Article{Rose88, author = "F. U. Rosenberger and C. E. Molnar and T. J. Chaney and T-P. Fang", title = "{Q}-Modules: Internally Clocked Delay-Insensitive Modules.", journal = ieeetc, volume = "C-37", number = "9", pages = "1005--1018", month = sep, year = "1988", fileno = "128", } @InProceedings{Saei88, author = "R. W. J. J. Saeijs and C. H. van Berkel", title = "The Design of the {VLSI} Image-Generator Za{P}.", booktitle = iccd, pages = "163--166", year = "1988", fileno = "129", } @InProceedings{Sai92, author = "G. A. Sai-Halasz", title = "Directions in Future High End Processors.", booktitle = iccd, pages = "230--233", month = oct, year = "1992", fileno = "160", } @Article{Sant89, author = "M. Santoro and M. Horowitz", title = "{SPIM}: {A} Pipelined 64x64-bit Iterative Multiplier.", journal = ieeejssc, volume = "24", number = "2", pages = "487--493", month = apr, year = "1989", fileno = "130", keywords = "arithmetic", } @Article{Sawi74a, author = "D. H. Sawin", title = "Optimization of Asynchronous Sequential Circuit Realizations.", journal = ieeetc, volume = "C-23", number = "2", pages = "186--188", month = feb, year = "1974", fileno = "277", } @Article{Sawi74b, author = "D. H. Sawin and G. K. Maki", title = "Asynchronous Sequential Machines Designed for Fault Detection.", journal = ieeetc, volume = "C-23", number = "3", pages = "239--249", month = mar, year = "1974", fileno = "278", } @Article{Sing69, author = "S. Singh", title = "Asynchronous Sequential Circuits with Feedback.", journal = ieeetc, volume = "C-18", number = "5", pages = "440--450", month = may, year = "1969", fileno = "216", } @Article{Sing92, author = "J. P. Singh and H. S. Stone and D. F. Thiebaut", title = "A Model of Workloads and Its Use in Miss-Rate Prediction for Fully Associative Caches.", journal = ieeetc, volume = "C-41", number = "7", pages = "811--825", month = jul, year = "1992", fileno = "256", } @Misc{Sing94, author = "D. Singh", title = "Prospects for Low Power Microprocessor Design.", note = "(Slide Presentation at 1994 Int. Work. on Low Power Design)", note = "Napa Valley, Napa, California, USA", year = "1994", fileno = "310", } @Misc{Smit, author = "A. J. Smith", title = "{CPU} Cache Memories.", note = "Private Communication", year = "1993", fileno = "252", } @Article{Smit74, author = "R. J. Smith", title = "Generation of Internal State Assignments for Large Asynchronous Sequential Machines.", journal = ieeetc, volume = "C-23", number = "9", pages = "924--932", month = sep, year = "1974", fileno = "286", } @Article{Smit82, author = "K. F. Smith and T. M. Carter and C. E. Hunt", title = "Structured Logic Design of Integrated Circuits Using the Storage/Logic Array.", journal = "IEEE Transactions on Electron Devices", volume = "ED-29", number = "4", pages = "765--776", month = apr, year = "1982", fileno = "131", } @Article{Smit85, title = "Implementation of Precise Interrupts in Pipelined Processors", journal = "SIGARCH", author = "James E. Smith", institution = "University of Wisconsin-Madison, Dept. of Electrical and Computer Engineering", year = "1985", fileno = "359", } @InProceedings{Sohi87, title = "Instruction Issue Logic for High-performance Interruptable Pipelined Processors", author = "Gurindar S. Sohi and Sriram Vajapeyam", institute = "University of Wisconsin-Madison, Computer Sciences Dept.", booktitle = "ISCA 14", year = "1987", fileno = "363", } @Article{Song91, author = "P. J. Song and G. De Micheli", title = "Circuit and Architecture Trade-offs for High-Speed Multiplication.", journal = ieeejssc, volume = "26", number = "9", pages = "1184--1198", month = sep, year = "1991", fileno = "132", keywords = "arithmetic", } @InProceedings{Spar93, author = "J. Sparso and J. Staunstup", title = "Design and Performance Analysis of Delay Insensitive Multi-Ring Structures.", booktitle = "26th Hawaii Int. Conference on System Science (HICSS 1993)", pages = "349--358", month = jan, year = "1993", fileno = "178", } @TechReport{Spro94, author = "R. F. Sproull and I. E. Sutherland and C. E. Molnar", title = "Counterflow Pipeline Processor Architecture.", institution = "Sun Microsystems Laboratories Inc.", number = "SMLI TR-94-25", month = apr, year = "1994", fileno = "311", } @Article{Sten77, author = "W. J. Stenzel and W. J. Kubitz and G. H. Garcia", title = "A Compact High-Speed Parallel Multiplication Scheme.", journal = ieeetc, volume = "26", number = "10", pages = "948--957", month = oct, year = "1977", fileno = "133", keywords = "arithmetic", } @Article{Ston92, author = "H. S. Stone and J. Turek and J. L. Wolf", title = "Optimal Partitioning of Cache Memory.", journal = ieeetc, volume = "C-41", number = "9", pages = "1054--1068", month = sep, year = "1992", fileno = "257", } @InProceedings{Stuc67, author = "M. J. Stucki and S. M. Ornstein and W. A. Clark", title = "Logical Design of Macromodules.", booktitle = "AFIPS Conference Proceedings: 1967 Spring Joint Computer Conference", address = "Atlantic City, NJ", publisher = ap, volume = "30", pages = "357--364", year = "1967", fileno = "134", } @TechReport{Su94, author = "C-L. Su and C-Y. Tsui and A. M. Despain", title = "Low Power Architecture Design and Compilation Techniques for High-Performance Processors.", note = "Advanced Computer Architecture Laboratory", institution = "Univ. of Southern California", number = "ACAL-TR-94-01", month = feb, year = "1994", fileno = "314", } @Article{Sues94, author = "B. W. Suessmith and G. Paap", title = "Power{PC} 603 Microprocessor Power Management.", journal = cacm, volume = "37", number = "6", pages = "43--46", month = jun, year = "1994", fileno = "320", } @Misc{Sung93, author = "J. Sung and V. Akella", title = "Implementing Delay Insensitive Self-Timed Circuits with Single-Rail Data Signals.", note = "(to appear in) TAU'93", year = "1993", fileno = "244", } @Article{Suth89, author = "I. E. Sutherland", title = "Micropipelines.", annote = "The 1988 Turing Award Lecture", journal = cacm, volume = "32", number = "6", pages = "720--738", month = jan, year = "1989", fileno = "135", } @InProceedings{Suth91, title = "Logical Effort: Designing for Speed on the Back of an Envelope", author = "Ivan E. Sutherland and Robert F. Sproull", institute = "Sun Microsystems, Inc", address = "Mountain View, CA", booktitle = arvlsi, publisher = "MIT Press", year = "1991", fileno = "365", } @TechReport{Suth92, author = "I. E. Sutherland and I. Jones", title = "Cables in Petri Nets and State Diagrams.", institution = "Sun Microsystems Laboratories Inc.", number = "SMLI #92:0334", month = oct, year = "1992", fileno = "271", } @TechReport{Suth93, author = "I. E. Sutherland", title = "Flashback Simulation.", institution = "Sun Microsystems Laboratories Inc.", number = "SMLI #93:0285", month = aug, year = "1993", fileno = "243", } @Article{Taka90, author = "H. et. al. Takata", title = "A 100 Mega-Access per Second Matching Memory for a Data-Driven Microprocessor.", journal = ieeejssc, volume = "25", number = "1", pages = "95--99", month = feb, year = "1990", fileno = "136", } @InProceedings{Tamu91, author = "T. et. al. Tamura", title = "A Data-Driven Architecture for Distributed Parallel Processing.", booktitle = iccd, pages = "218--224", month = oct, year = "1991", fileno = "306", } @Article{Tan69, author = "C-J. Tan and P. R. Menon and A. D. Friedman", title = "Structural Simplification and Decomposition of Asynchronous Sequential Circuits.", journal = ieeetc, volume = "C-18", number = "9", pages = "830--838", month = sep, year = "1969", fileno = "212", } @Article{Tan71, author = "C-J. Tan", title = "State Assignments for Asynchronous Sequential Machines.", journal = ieeetc, volume = "C-20", number = "4", pages = "382--391", month = apr, year = "1971", fileno = "137", } @TechReport{Tang88, author = "T. G. Tang", title = "A Temporal Language for Hardware Simulation, Specification and Verification.", institution = "Department of Computer Science, Carnegie-Mellon University", number = "CMU-CS-88-194", month = sep, year = "1988", fileno = "138", } @Unpublished{Theo93, author = "G. K. Theodoropoulos and J. V. Woods", title = "Modeling and Simulation of Asynchronous Computer Architectures.", address = "AMULET group, Dept. of Comp. Sci., Univ. of Manchester, UK", note = "(to appear in) 27th Hawaii Int. Conference on System Science (HICSS '94)", year = "1993", fileno = "253", } @TechReport{Tier93a, author = "J. A. Tierno and A. J. Martin and D. Borkovic and T. K. Lee", title = "An Asynchronous Microprocessor in Gallium Arsenide.", institution = caltech, number = "CS-TR-93-38", month = nov, year = "1993", fileno = "269", } @TechReport{Tier93b, author = "J. A. Tierno", title = "Designing Asynchronous Circuits in Gallium Arsenide.", institution = caltech, number = "CS-TR-92-19", month = mar, year = "1993", fileno = "270", } @Article{Trac66, author = "J. H. Tracey", title = "Internal State Assignments for Asynchronous Sequential Machines.", journal = ieeetec, volume = "EC-15", number = "4", pages = "551--560", month = aug, year = "1966", fileno = "139", } @Misc{Tsui93a, author = "C-Y. Tsui and M. Pedram and A. M. Despain", title = "Efficient Estimation of Dynamic Power Consumption under a Real Delay Model.", note = "Private Communication", year = "1993", fileno = "300", } @Misc{Tsui93b, author = "C-Y. Tsui and M. Pedram and A. M. Despain", title = "Power Estimation considering Charging and Discharging of Internal Nodes of {CMOS} Gates.", note = "Private Communication", year = "1993", fileno = "301", } @Misc{Tsui93c, author = "C-Y. Tsui and M. Pedram and A. M. Despain", title = "Exact and Approximate Methods for Calculating Signal and Transition Probabilities in {FSM}s.", note = "Private Communication", month = oct, year = "1993", fileno = "302", } @Misc{Tsui94, author = "C-Y. Tsui and M. Pedram and A. M. Despain", title = "Power Efficient Technology Decomposition and Mapping under an Extended Power Consumption Model.", note = "Private Communication", note = "To appear in IEEE Transactions on Computer-Aided Design", year = "1993", fileno = "303", } @Article{Unge71, author = "S. H. Unger", title = "Asynchronous Sequential Switching Circuits with Unrestricted Input Changes.", journal = ieeetc, volume = "C-20", number = "12", pages = "1437--1444", month = dec, year = "1971", fileno = "140", } @InProceedings{Unge93, author = "S. H. Unger", title = "A Building Block Approach to Unclocked Systems.", booktitle = "26th Hawaii Int. Conference on System Science (HICSS 1993)", pages = "339--348", month = jan, year = "1993", fileno = "177", } @Article{Uya84, author = "M. Uya and K. Kaneko and J. Yasui", title = "A {CMOS} Floating Point Multiplier.", journal = ieeejssc, volume = "SC-19", number = "5", pages = "697--702", month = oct, year = "1984", fileno = "142", } @PhdThesis{Vanb93, author = "P. Vanbekbergen", title = "Synthesis of Asynchronous Controllers from Graph-Theoretic Specifications.", school = "Dept. of Elec. Eng., Catholic Univ. of Leuven", year = "1993", fileno = "312", } @TechReport{Vars87, author = "V. I. Varshavsky", title = "Hardware Support of Parallel Asynchronous Processes.", institution = "Digital Systems Laboratory, Helsinki Univ. of Technology", address = "Otaniemi, Otakaari 5 A, SF-02150 ESPOO 15, Finland", type = "Research Reports", number = "Series A, No 2", month = sep, year = "1987", fileno = "141", } @Article{Veen80, author = "H. J. M. Veenrick", title = "The Behaviour of Flip-Flops Used as Synchronisers and Prediction of their Failure Rate.", journal = ieeejssc, volume = "SC-15", number = "2", pages = "169--176", month = apr, year = "1980", fileno = "194", } @Article{Veen84, author = "H. J. M. Veendrick", title = "Short-Circuit Dissipation of Static {CMOS} Circuitry and Its Impact on the Design of Buffer Circuits.", journal = ieeejssc, volume = "SC-19", month = aug, year = "1984", fileno = "315", } @Article{Wall64, author = "C. S. Wallace", title = "A Suggestion for a Fast Multiplier.", journal = ieeetec, volume = "EC-13", number = "-", pages = "14--17", month = feb, year = "1964", fileno = "143", } @InProceedings{Wall94, title = "Design and Implementation of a 100{MH}z Reorder Buffer", author = "Steven Wallace and Nirav Dagli and Nader Bagherzadeh", institute = "University of California, Dept. of Electrical and Computer Engineering", booktitle = "Proceedings: 37th Midwest Symposium on Circuit and Systems", month = aug, year = "1994", fileno = "355", } @InProceedings{Wall96, title = "A Scalable Register File Architecture for Dynamically Scheduled Processors", author = "Steven Wallace and Nader Bagherzadeh", institute = "University of California, Dept. of Electrical and Computer Engineering", booktitle = "Proceedings: Parallel Architectures and Compilation Techniques", month = oct, year = "1996", fileno = "356", } @Article{Wata93, author = "Y. Watanabe and Y. Nakasha and Y. Kato and K. Odani and M. Abe", title = "A 9.6Gbs {HEMT} {ATM} Switch {LSI} with Event-Controlled {FIFO}.", journal = ieeejssc, volume = "28", number = "9", pages = "935--939", month = sep, year = "1993", fileno = "291", } @InProceedings{Wennm87, title = "Checkpoint Repair for Out-of-order Execution Machines", author = "W. Hwu Wen-mei and Yale N. Patt", institute = "University of California, Computer Sciences Division", booktitle = "ISCA 14", year = "1987", fileno = "362", } @Article{Whit89, author = "S. R. Whitaker and G. K. Maki", title = "Pass-Transistor Asynchronous Sequential Circuits.", journal = ieeejssc, volume = "SC-24", number = "1", pages = "71--78", month = feb, year = "1989", fileno = "144", } @Article{Whit92, author = "S. R. Whitaker and G. K. Maki", title = "Self-Synchronised Asynchronous Sequential Pass Transistor Circuits.", journal = ieeetc, volume = "C-41", number = "10", pages = "1344--1348", month = oct, year = "1992", fileno = "290", } @Article{Wick74, author = "G. K. Maki and D. H. Sawin", title = "Safe Asynchronous Sequential Circuits.", journal = ieeetc, volume = "C-23", number = "5", pages = "494--500", month = may, year = "1974", fileno = "280", } @TechReport{Will90, author = "T. E. Williams", title = "Latency and Throughput Tradeoffs in Self-Timed Asynchronous Pipelines and Rings.", institution = sucsl, number = "CSL-TR-90-431", month = aug, year = "1990", fileno = "145", } @InProceedings{Will91a, author = "T. E. Williams and M. A. Horowitz", title = "A 160ns 54bit {CMOS} Division Implementation using Self-Timing and Symmetrically Overlapped {SRT} Stages.", booktitle = "Proceedings of the 10th IEEE Symposium on Computer Arithmetic", pages = "210--217", year = "1991", fileno = "146", } @Article{Will91b, author = "T. E. Williams and M. A. Horowitz", title = "A Zero-Overhead Self-Timed 160-ns 54-b {CMOS} Divider.", journal = ieeejssc, volume = "26", number = "11", pages = "1651--1661", month = nov, year = "1991", fileno = "147", } @Unpublished{Will94, author = "T. E. Williams", title = "Performance of Iterative Computation in Self-Timed Rings.", note = vlsisp, month = jan, year = "1994", fileno = "307", } @Article{Wolr84, author = "G. et. al. Wolrich", title = "A High Performance Floating-Point Coprocessor.", journal = ieeejssc, volume = "SC-19", number = "5", pages = "690--696", month = oct, year = "1984", fileno = "148", } @Article{Wu91, author = "S-F. Wu and P. D. Fisher", title = "Automating the Design of Asynchronous Sequential Logic Circuits.", journal = ieeejssc, volume = "26", number = "3", pages = "364--370", month = mar, year = "1991", fileno = "149", } @Article{Wu92, author = "C-L. Wu and M. Lee", title = "Performance Analysis of Multistage Interconnection Network Configurations and Operations.", journal = ieeetc, volume = "41", number = "1", pages = "18--27", month = jan, year = "1992", fileno = "150", } @InProceedings{Wu93, author = "C. E. Wu and Y. Hsu and Y-H. Liu", title = "A Quantitative Evaluation of Cache Types.", booktitle = "26th Hawaii Int. Conference on System Science (HICSS 1993)", pages = "476--485", month = jan, year = "1993", fileno = "187", } @Article{Yaji74, author = "S. Yajima and K. Inagaki", title = "Power Minimization Problems of Logic Networks.", journal = ieeetc, volume = "C-23", number = "2", pages = "153--165", month = feb, year = "1974", fileno = "282", } @InProceedings{Yako92, author = "A. V. Yakovlev", title = "On Limitations and Extensions of {STG} Model for Designing Asynchronous Control Circuits.", booktitle = iccd, pages = "396--400", month = oct, year = "1992", fileno = "168", } @Article{Yama89, author = "T. et. al. Yamasaki", title = "{VLSI} Implementation of a Variable-Length Pipeline Scheme for Data-Driven Processors.", journal = ieeejssc, volume = "24", number = "4", pages = "933--937", month = aug, year = "1989", fileno = "151", } @Article{Yang89, author = "J. W. Yang and K. W. Martin", title = "High-Resolution Low-Power {CMOS} {D}/{A} Converter.", journal = ieeejssc, volume = "SC-24", number = "5", pages = "1458--1461", month = oct, year = "1989", fileno = "152", } @Article{Yuan89, author = "J. Yuan and C. Svensson", title = "High-Speed {CMOS} Circuit Techniques.", journal = ieeejssc, volume = "24", number = "1", pages = "62--70", month = feb, year = "1989", fileno = "204", } @InProceedings{Yun92, author = "K. Y. Yun and D. L. Dill and S. M. Nowick", title = "Synthesis of 3{D} Asynchronous State Machines.", booktitle = iccd, pages = "346--350", month = oct, year = "1992", fileno = "167", } @TechReport{Yun92b, author = "K. Y. Yun and D. L. Dill", title = "Automatic Synthesis of 3{D} Asynchronous State Machines.", institution = sucsl, year = "1992", fileno = "203", } @TechReport{Yun92c, author = "K. Y. Yun and D. L. Dill and S. M. Nowick", title = "Practical Generalizations of Asynchronous State Machines.", institution = sucsl, number = "CSL-TR-92-544", month = jul, year = "1992", fileno = "231", } @InProceedings{Christensen98, author = "K. T. Christensen and P. Jensen and P. Korger and J. Spars{\o}", title = "The design of an asynchronous {Tiny RISC TR4101} microprocessor core", pages = "108--119", booktitle = async, year = "1998", fileno = "381", } @InProceedings{Martin97, author = "Alain J. Martin and Andrew Lines and Rajit Manohar and Mika Nystroem and Paul Penzes and Robert Southworth and Uri Cummings", title = "The Design of an Asynchronous {MIPS R3000} Microprocessor", booktitle = arvlsi, pages = "164--181", month = sep, year = "1997", fileno = "382", } @InProceedings{Alvandpour96, author = "A. Alvandpour and C. Svensson", title = "Improving Cell Libraries for Low Power Design", pages = "317--325", booktitle = PATMOS, year = "1996", fileno = "384", } @InProceedings{Paver98, author = "N. C. Paver and P. Day and C. Farnsworth and D. L. Jackson and W. A. Lien and J. Liu", title = "A low-power, low-noise configurable self-timed {DSP}", pages = "32--42", booktitle = async, year = "1998", fileno = "385", } @InProceedings{Benes98, author = "M. Benes and S. M. Nowick and A. Wolfe", title = "A fast asynchronous {Huffman} decoder for compressed-code embedded processors", pages = "43--56", booktitle = async, year = "1998", fileno = "386", } @InProceedings{Gailhard97, author = "N. Julien {S. Gailhard, O. Sentieys} and E. Martin", title = "Area/Time/Power Space Exploration in Module Selection for {DSP} High Level Synthesis", pages = "35--44", booktitle = PATMOS, year = "1997", fileno = "387", } @InProceedings{Boemo95, author = "G. Gonzalez de Rivera {E. Boemo, S. Lopez-Buedo}", title = "On the usefulness of pipelining and wave pipelining as low-power design technique", pages = "252--263", booktitle = PATMOS, year = "1995", fileno = "388", } @InProceedings{Correia96, author = "F. Goncalves {P. Correia, P. Machado, P. Carvalho, M. Santos} and J. P. Teixeira", title = "Low-Power {CMOS} Digital Cell Libraries: Performance and Testibility", pages = "307--316", booktitle = PATMOS, year = "1996", fileno = "389", } @InProceedings{Mariani96, author = "R. Saletti {R. Mariani, R, Roncella} and P. Terreni", title = "Delay-Insensitive Asynchronous Circuits with {CMOS} Ternary Logic for Low-Power Applications", pages = "135--144", booktitle = PATMOS, year = "1996", fileno = "390", } @InProceedings{Aumann96, author = "O. Aumann and H.-J. Pfleiderer", title = "Throughput rate and power dissipation in self-timed circuits", pages = "115--124", booktitle = PATMOS, year = "1996", fileno = "391", } @InProceedings{Elston95, author = "C. J. Elston and D. B. Christianson and P. A. Findlay and G. B. Steven", title = "{Hades} - Towards the Design of an Asynchronous Superscalar Processor", pages = "200--209", booktitle = adm, publisher = icsp, month = may, year = "1995", fileno = "392", } @Article{Jacobs90, author = "Gordon M. Jacobs and Robert W. Brodersen", title = "A Fully Asynchronous Digital Signal Processor Using Self-Timed Circuits", pages = "1526--1537", journal = ieeejssc, volume = "25", number = "6", month = dec, year = "1990", fileno = "393", } @Article{Meng91, author = "Teresa H.-Y. Meng and Robert W. Brodersen and David G. Messerschmitt", title = "Asynchronous Design for Programmable Digital Signal Processors", pages = "939--952", journal = ieeetsp, volume = "39", number = "4", month = apr, year = "1991", fileno = "394", } @Article{Jou97a, author = "Shyh Jye Jou and I. Yao Chung", title = "Low-power self-timed circuit design technique", journal = el, volume = "33", number = "2", pages = "110--111", year = "1997", fileno = "395", } @Article{Gutnik97, author = "V. Gutnik and A. P. Chandrakasan", title = "Embedded Power Supply for Low-Power {DSP}", journal = ieeevlsi, volume = "5", number = "4", pages = "425--435", year = "1997", fileno = "398", } @Article{Montiel97, author = "J. A. Montiel-Nelson and S. V. Nooshabadi", title = "High performance asynchronous {FIR} filter design in {GaAs}", journal = ieepcds, pages = "289--296", volume = "144", number = "5", month = oct, year = "1997", fileno = "399", } @Article{Jackson97, author = "D. L. Jackson and R. Kelly and L. E. M. Brackenbury", title = "Differential register bank design for self-timed differential bipolar technology", journal = ieepcds, volume = "144", number = "5", month = oct, year = "1997", fileno = "400", } @Article{Furber96a, author = "Stephen B. Furber and Paul Day", title = "Four-Phase Micropipeline Latch Control Circuits", pages = "247--253", journal = ieeevlsi, volume = "4", number = "2", month = jun, year = "1996", fileno = "402", } @InProceedings{Garside96, author = "J. D. Garside and S. Temple and R. Mehra", title = "The {AMULET2e} Cache System", booktitle = async, publisher = icsp, month = mar, year = "1996", fileno = "403", } @InProceedings{Morton95, author = "Shannon V. Morton and Sam S. Appleton and Michael J. Liebelt", title = "{ECSTAC}: {A} Fast Asynchronous Microprocessor", pages = "180--189", booktitle = adm, publisher = icsp, month = may, year = "1995", fileno = "405", } @Article{Verhoeff88, author = "Tom Verhoeff", title = "Delay-Insensitive Codes---An Overview", journal = dc, volume = "3", number = "1", pages = "1--8", year = "1988", fileno = "406", } @InProceedings{Rotem99, author = "Shai Rotem and Ken Stevens and Ran Ginosar and Peter Beerel and Chris Myers and Kenneth Yun and Rakefet Kol and Charles Dike and Marly Roncken and Boris Agapiev", title = "{RAPPID}: An Asynchronous Instruction Length Decoder", pages = "60--70", booktitle = async, pdf = "http://paradise.ucsd.edu/PAPERS/ASYNC-99.pdf", month = apr, year = "1999", fileno = "407", } @InProceedings{Yun97, author = "Kenneth Y. Yun and Peter A. Beerel and Vida Vakilotojar and Ayoob E. Dooply and Julio Arceo", title = "The Design and Verification of a High-Performance Low-Control-Overhead Asynchronous Differential Equation Solver", pages = "140--153", booktitle = async, publisher = icsp, pdf = "http://paradise.ucsd.edu/PAPERS/ASYNC-97.pdf", postscript = "http://paradise.ucsd.edu/PAPERS/ASYNC-97.ps", month = apr, year = "1997", fileno = "408", } @Article{Beerel98b, author = "P. A. Beerel and J. R. Burch and T. H.-Y. Meng", title = "Checking Combinational Equivalence of Speed-Independent Circuits", journal = fmsd, month = mar, year = "1998", fileno = "409", } @InProceedings{Xie99, author = "Aiguo Xie and Sangyun Kim and Peter A. Beerel", title = "Bounding Average Time Separations of Events in Stochastic Timed {Petri} Nets with Choice", pages = "94--107", booktitle = async, month = apr, year = "1999", fileno = "410", } @InProceedings{Xie98, author = "Aiguo Xie and Peter A. Beerel", title = "Accelerating {Markovian} analysis of asynchronous systems using string-based state compression", pages = "247--260", booktitle = async, year = "1998", fileno = "411", } @Article{Nijhar97a, author = "T. P. K. Nijhar and A. D. Brown", title = "{HDL}-specific source level behavioural optimisation", journal = ieecdt, volume = "144", number = "2", pages = "138--144", month = march, year = "1997", fileno = "414", } @Article{Nijhar97, author = "T. P. K. Nijhar and A. D. Brown", title = "Source level optimisation of {VHDL} for behavioural synthesis", journal = ieecdt, volume = "144", number = "1", pages = "1-", month = january, year = "1997", fileno = "415", } @Article{Baker94, author = "A. D. Brown K. R. Baker and A. J. Currie", title = "Optimisation efficiency in behavioural synthesis", journal = ieecds, volume = "141", number = "5", pages = "399--406", month = october, year = "1994", fileno = "416", } @Article{Brown97, author = "K. R. Baker A. D. Brown and A. J. C. Williams", title = "On-line testing of statically and dynamically scheduled synthesized systems", journal = ieeetcad, volume = "16", number = "1", pages = "47--57", month = january, year = "1997", fileno = "418", } @InProceedings{Appleton95a, author = "Sam S. Appleton and Shannon V. Morton and Michael J. Liebelt", title = "Cache design for an asynchronous {VLSI} {RISC} processor", booktitle = "Proceeding of Microelectronics 1995", pages = "91--96", month = jul, year = "1995", fileno = "419", } @TechReport{Berkel91a, author = "C. H. van Berkel", title = "Beware the Isochronic Fork", institution = "Philips Research Lab., Eindhoven, The Netherlands", type = "Nat. Lab. Unclassified Report", number = "UR 003/91", year = "1991", fileno = "421", } @Article{Berkel92a, author = "Kees van Berkel", title = "Beware the Isochronic Fork", journal = integration, volume = "13", number = "2", pages = "103--128", month = june, year = "1992", fileno = "422", } @InProceedings{Smit96, author = "J Smit", title = "Design Techniques for Low Power Multipliers", booktitle = "Patmos96", year = "1996", fileno = "423", } @InProceedings{Abou97, author = "Selim J. Abou-Samra and Alain Guyot", title = "Analytical Modelling of Spurious Transitions in Adder Circuits", booktitle = "Patmos97", year = "1997", fileno = "424", } @InProceedings{Mosh95, author = "Vasily G. Moshnyaga and Keikichi Tamaru", title = "Impact of Adding Schemes on Switching Activity of Digital Multipliers", booktitle = "Patmos95", year = "1995", fileno = "426", } @InProceedings{Nielsen96, author = "Jens Sparso Lara S. Nielsen", title = "A Low-Power Asynchronous Data-path for a {FIR} filter bank", booktitle = "Async96", year = "1996", fileno = "427", } @InProceedings{Nowick97, author = "Ayoob E. Dooply {Steven M. Nowick,Kenneth Y. Yun,Peter A. Beerel}", title = "Speculative Completion for the Design of High-Performance Asynchronous Dynamic Adders", booktitle = "Async97", year = "1997", fileno = "428", } @InProceedings{Fried97, author = "Rafael Fried", title = "Algorithm for Power Consumtion Reduction and Speed Enhancement in High-Performance Parallel Multipliers", booktitle = "Patmos97", year = "1997", fileno = "429", }